2021-01-15 04:37:51 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// dtim.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Data tightly integrated memory
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
`include "wally-config.vh"
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-02-28 16:08:54 +00:00
|
|
|
module dtim #(parameter BASE=0, RANGE = 65535) (
|
2021-01-30 05:56:12 +00:00
|
|
|
input logic HCLK, HRESETn,
|
|
|
|
input logic HSELTim,
|
2021-03-05 19:24:22 +00:00
|
|
|
input logic [31:0] HADDR,
|
|
|
|
input logic HWRITE,
|
2021-03-18 22:25:12 +00:00
|
|
|
input logic HREADY,
|
|
|
|
input logic [1:0] HTRANS,
|
2021-03-05 19:24:22 +00:00
|
|
|
input logic [`XLEN-1:0] HWDATA,
|
2021-01-30 04:43:48 +00:00
|
|
|
output logic [`XLEN-1:0] HREADTim,
|
|
|
|
output logic HRESPTim, HREADYTim
|
|
|
|
);
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-06-25 00:01:11 +00:00
|
|
|
localparam MemStartAddr = BASE>>(1+`XLEN/32);
|
|
|
|
localparam MemEndAddr = (RANGE+BASE)>>1+(`XLEN/32);
|
2021-04-08 00:12:43 +00:00
|
|
|
|
2021-03-01 18:50:42 +00:00
|
|
|
logic [`XLEN-1:0] RAM[BASE>>(1+`XLEN/32):(RANGE+BASE)>>1+(`XLEN/32)];
|
2021-03-05 19:24:22 +00:00
|
|
|
logic [31:0] HWADDR, A;
|
2021-02-15 15:10:50 +00:00
|
|
|
logic [`XLEN-1:0] HREADTim0;
|
2021-02-08 04:21:55 +00:00
|
|
|
|
2021-01-30 05:56:12 +00:00
|
|
|
// logic [`XLEN-1:0] write;
|
2021-03-18 22:25:12 +00:00
|
|
|
logic prevHREADYTim, risingHREADYTim;
|
|
|
|
logic initTrans;
|
2021-01-15 04:37:51 +00:00
|
|
|
logic [15:0] entry;
|
2021-03-05 19:24:22 +00:00
|
|
|
logic memread, memwrite;
|
|
|
|
logic [3:0] busycount;
|
|
|
|
|
2021-04-08 00:12:43 +00:00
|
|
|
|
2021-03-18 22:25:12 +00:00
|
|
|
assign initTrans = HREADY & HSELTim & (HTRANS != 2'b00);
|
2021-01-30 06:43:49 +00:00
|
|
|
|
2021-03-18 22:25:12 +00:00
|
|
|
// *** this seems like a weird way to use reset
|
|
|
|
flopenr #(1) memreadreg(HCLK, 1'b0, initTrans | ~HRESETn, HSELTim & ~HWRITE, memread);
|
|
|
|
flopenr #(1) memwritereg(HCLK, 1'b0, initTrans | ~HRESETn, HSELTim & HWRITE, memwrite);
|
|
|
|
flopenr #(32) haddrreg(HCLK, 1'b0, initTrans | ~HRESETn, HADDR, A);
|
2021-03-13 11:55:34 +00:00
|
|
|
|
2021-01-30 06:43:49 +00:00
|
|
|
// busy FSM to extend READY signal
|
2021-02-15 15:10:50 +00:00
|
|
|
always_ff @(posedge HCLK, negedge HRESETn)
|
2021-01-30 06:43:49 +00:00
|
|
|
if (~HRESETn) begin
|
2021-03-18 22:25:12 +00:00
|
|
|
busycount <= 0;
|
|
|
|
HREADYTim <= #1 0;
|
2021-01-30 06:43:49 +00:00
|
|
|
end else begin
|
2021-03-18 22:25:12 +00:00
|
|
|
if (initTrans) begin
|
2021-01-30 06:43:49 +00:00
|
|
|
busycount <= 0;
|
2021-02-15 15:10:50 +00:00
|
|
|
HREADYTim <= #1 0;
|
2021-01-30 06:43:49 +00:00
|
|
|
end else if (~HREADYTim) begin
|
2021-06-10 14:30:24 +00:00
|
|
|
if (busycount == 0) begin // TIM latency, for testing purposes. *** test with different values such as 2
|
2021-02-15 15:10:50 +00:00
|
|
|
HREADYTim <= #1 1;
|
2021-02-08 04:21:55 +00:00
|
|
|
end else begin
|
2021-02-02 19:22:12 +00:00
|
|
|
busycount <= busycount + 1;
|
2021-02-08 04:21:55 +00:00
|
|
|
end
|
2021-01-30 06:43:49 +00:00
|
|
|
end
|
2021-02-15 15:10:50 +00:00
|
|
|
end
|
2021-01-30 04:43:48 +00:00
|
|
|
assign HRESPTim = 0; // OK
|
2021-03-18 22:25:12 +00:00
|
|
|
|
|
|
|
// Rising HREADY edge detector
|
|
|
|
// Indicates when dtim is finishing up
|
|
|
|
// Needed because HREADY may go high for other reasons,
|
|
|
|
// and we only want to write data when finishing up.
|
|
|
|
flopr #(1) prevhreadytimreg(HCLK,~HRESETn,HREADYTim,prevHREADYTim);
|
|
|
|
assign risingHREADYTim = HREADYTim & ~prevHREADYTim;
|
2021-02-08 04:21:55 +00:00
|
|
|
|
|
|
|
// Model memory read and write
|
2021-04-08 00:12:43 +00:00
|
|
|
/* -----\/----- EXCLUDED -----\/-----
|
|
|
|
integer index;
|
|
|
|
|
|
|
|
initial begin
|
|
|
|
for(index = MemStartAddr; index < MemEndAddr; index = index + 1) begin
|
|
|
|
RAM[index] <= {`XLEN{1'b0}};
|
|
|
|
end
|
|
|
|
end
|
|
|
|
-----/\----- EXCLUDED -----/\----- */
|
|
|
|
|
2021-06-10 00:58:20 +00:00
|
|
|
/* verilator lint_off WIDTH */
|
2021-01-29 20:37:51 +00:00
|
|
|
generate
|
2021-02-08 04:21:55 +00:00
|
|
|
if (`XLEN == 64) begin
|
2021-01-30 05:56:12 +00:00
|
|
|
always_ff @(posedge HCLK) begin
|
2021-03-25 06:23:30 +00:00
|
|
|
HWADDR <= #1 A;
|
|
|
|
HREADTim0 <= #1 RAM[A[31:3]];
|
2021-07-04 15:39:59 +00:00
|
|
|
if (memwrite & risingHREADYTim) RAM[HWADDR[31:3]] <= #1 HWDATA;
|
2021-01-30 05:56:12 +00:00
|
|
|
end
|
2021-02-08 04:21:55 +00:00
|
|
|
end else begin
|
2021-01-30 05:56:12 +00:00
|
|
|
always_ff @(posedge HCLK) begin
|
2021-03-25 06:23:30 +00:00
|
|
|
HWADDR <= #1 A;
|
|
|
|
HREADTim0 <= #1 RAM[A[31:2]];
|
2021-07-04 15:39:59 +00:00
|
|
|
if (memwrite & risingHREADYTim) RAM[HWADDR[31:2]] <= #1 HWDATA;
|
2021-01-30 05:56:12 +00:00
|
|
|
end
|
2021-02-08 04:21:55 +00:00
|
|
|
end
|
2021-01-15 04:37:51 +00:00
|
|
|
endgenerate
|
2021-06-10 00:58:20 +00:00
|
|
|
/* verilator lint_on WIDTH */
|
2021-02-15 15:10:50 +00:00
|
|
|
|
2021-06-10 00:58:20 +00:00
|
|
|
assign HREADTim = HREADYTim ? HREADTim0 : `XLEN'bz;
|
2021-01-15 04:37:51 +00:00
|
|
|
endmodule
|
|
|
|
|