2021-01-15 04:37:51 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// dtim.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Data tightly integrated memory
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
`include "wally-config.vh"
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
module dtim (
|
2021-01-30 05:56:12 +00:00
|
|
|
input logic HCLK, HRESETn,
|
|
|
|
input logic [1:0] MemRWtim,
|
|
|
|
input logic [18:0] HADDR,
|
2021-01-30 04:43:48 +00:00
|
|
|
input logic [`XLEN-1:0] HWDATA,
|
2021-01-30 05:56:12 +00:00
|
|
|
input logic HSELTim,
|
2021-01-30 04:43:48 +00:00
|
|
|
output logic [`XLEN-1:0] HREADTim,
|
|
|
|
output logic HRESPTim, HREADYTim
|
|
|
|
);
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
logic [`XLEN-1:0] RAM[0:65535];
|
2021-01-30 05:56:12 +00:00
|
|
|
// logic [`XLEN-1:0] write;
|
2021-01-15 04:37:51 +00:00
|
|
|
logic [15:0] entry;
|
|
|
|
logic memread, memwrite;
|
2021-01-30 06:43:49 +00:00
|
|
|
logic [3:0] busycount;
|
|
|
|
|
|
|
|
// busy FSM to extend READY signal
|
|
|
|
always_ff @(posedge HCLK, negedge HRESETn)
|
|
|
|
if (~HRESETn) begin
|
|
|
|
HREADYTim <= 1;
|
|
|
|
end else begin
|
|
|
|
if (HREADYTim & HSELTim) begin
|
|
|
|
busycount <= 0;
|
|
|
|
HREADYTim <= 0;
|
|
|
|
end else if (~HREADYTim) begin
|
2021-02-02 19:22:12 +00:00
|
|
|
if (busycount == 0) begin // TIM latency, for testing purposes
|
2021-01-30 06:43:49 +00:00
|
|
|
HREADYTim <= 1;
|
2021-02-02 19:22:12 +00:00
|
|
|
end else
|
|
|
|
busycount <= busycount + 1;
|
2021-01-30 06:43:49 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-30 04:43:48 +00:00
|
|
|
assign memread = MemRWtim[1];
|
|
|
|
assign memwrite = MemRWtim[0];
|
|
|
|
assign HRESPTim = 0; // OK
|
2021-01-30 06:43:49 +00:00
|
|
|
// assign HREADYTim = 1; // Respond immediately; *** extend this
|
2021-01-15 04:37:51 +00:00
|
|
|
|
|
|
|
// word aligned reads
|
|
|
|
generate
|
2021-01-23 15:48:12 +00:00
|
|
|
if (`XLEN==64)
|
2021-01-30 04:43:48 +00:00
|
|
|
assign #2 entry = HADDR[18:3];
|
2021-01-15 04:37:51 +00:00
|
|
|
else
|
2021-01-30 04:43:48 +00:00
|
|
|
assign #2 entry = HADDR[17:2];
|
2021-01-15 04:37:51 +00:00
|
|
|
endgenerate
|
2021-01-30 04:43:48 +00:00
|
|
|
assign HREADTim = RAM[entry];
|
2021-01-30 16:50:37 +00:00
|
|
|
// assign HREADTim = HREADYTim ? RAM[entry] : ~RAM[entry]; // *** temproary mess up read value before ready
|
2021-01-15 04:37:51 +00:00
|
|
|
|
|
|
|
// write each byte based on the byte mask
|
2021-01-19 01:16:53 +00:00
|
|
|
// UInstantiate a byte-writable memory here if possible
|
|
|
|
// and drop tihs masking logic. Otherwise, use the masking
|
|
|
|
// from dmem
|
2021-01-29 20:37:51 +00:00
|
|
|
/*generate
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
if (`XLEN==64) begin
|
2021-01-15 04:37:51 +00:00
|
|
|
always_comb begin
|
2021-01-30 04:43:48 +00:00
|
|
|
write=HREADTim;
|
|
|
|
if (ByteMaskM[0]) write[7:0] = HWDATA[7:0];
|
|
|
|
if (ByteMaskM[1]) write[15:8] = HWDATA[15:8];
|
|
|
|
if (ByteMaskM[2]) write[23:16] = HWDATA[23:16];
|
|
|
|
if (ByteMaskM[3]) write[31:24] = HWDATA[31:24];
|
|
|
|
if (ByteMaskM[4]) write[39:32] = HWDATA[39:32];
|
|
|
|
if (ByteMaskM[5]) write[47:40] = HWDATA[47:40];
|
|
|
|
if (ByteMaskM[6]) write[55:48] = HWDATA[55:48];
|
|
|
|
if (ByteMaskM[7]) write[63:56] = HWDATA[63:56];
|
2021-01-15 04:37:51 +00:00
|
|
|
end
|
|
|
|
always_ff @(posedge clk)
|
2021-01-30 04:43:48 +00:00
|
|
|
if (memwrite) RAM[HADDR[18:3]] <= write;
|
2021-01-15 04:37:51 +00:00
|
|
|
end else begin // 32-bit
|
|
|
|
always_comb begin
|
2021-01-30 04:43:48 +00:00
|
|
|
write=HREADTim;
|
|
|
|
if (ByteMaskM[0]) write[7:0] = HWDATA[7:0];
|
|
|
|
if (ByteMaskM[1]) write[15:8] = HWDATA[15:8];
|
|
|
|
if (ByteMaskM[2]) write[23:16] = HWDATA[23:16];
|
|
|
|
if (ByteMaskM[3]) write[31:24] = HWDATA[31:24];
|
2021-01-15 04:37:51 +00:00
|
|
|
end
|
|
|
|
always_ff @(posedge clk)
|
2021-01-30 04:43:48 +00:00
|
|
|
if (memwrite) RAM[HADDR[17:2]] <= write;
|
2021-01-15 04:37:51 +00:00
|
|
|
end
|
2021-01-29 20:37:51 +00:00
|
|
|
endgenerate */
|
|
|
|
generate
|
2021-01-30 05:56:12 +00:00
|
|
|
if (`XLEN == 64)
|
|
|
|
always_ff @(posedge HCLK) begin
|
2021-01-30 04:43:48 +00:00
|
|
|
if (memwrite) RAM[HADDR[17:3]] <= HWDATA;
|
2021-01-30 05:56:12 +00:00
|
|
|
// HREADTim <= RAM[HADDR[17:3]];
|
|
|
|
end
|
|
|
|
else
|
|
|
|
always_ff @(posedge HCLK) begin
|
2021-01-30 04:43:48 +00:00
|
|
|
if (memwrite) RAM[HADDR[17:2]] <= HWDATA;
|
2021-01-30 05:56:12 +00:00
|
|
|
// HREADTim <= RAM[HADDR[17:2]];
|
|
|
|
end
|
2021-01-15 04:37:51 +00:00
|
|
|
endgenerate
|
|
|
|
endmodule
|
|
|
|
|