2021-01-15 04:37:51 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// dtim.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Data tightly integrated memory
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
`include "wally-config.vh"
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
module dtim (
|
2021-01-15 04:37:51 +00:00
|
|
|
input logic clk,
|
2021-01-19 01:16:53 +00:00
|
|
|
input logic [1:0] MemRWdtimM,
|
2021-01-29 20:37:51 +00:00
|
|
|
// input logic [7:0] ByteMaskM,
|
2021-01-15 04:37:51 +00:00
|
|
|
input logic [18:0] AdrM,
|
2021-01-29 20:37:51 +00:00
|
|
|
input logic [`XLEN-1:0] MaskedWriteDataM,
|
2021-01-23 15:48:12 +00:00
|
|
|
output logic [`XLEN-1:0] RdTimM);
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
logic [`XLEN-1:0] RAM[0:65535];
|
|
|
|
logic [`XLEN-1:0] write;
|
2021-01-15 04:37:51 +00:00
|
|
|
logic [15:0] entry;
|
|
|
|
logic memread, memwrite;
|
|
|
|
|
2021-01-19 01:16:53 +00:00
|
|
|
assign memread = MemRWdtimM[1];
|
|
|
|
assign memwrite = MemRWdtimM[0];
|
2021-01-15 04:37:51 +00:00
|
|
|
|
|
|
|
// word aligned reads
|
|
|
|
generate
|
2021-01-23 15:48:12 +00:00
|
|
|
if (`XLEN==64)
|
2021-01-15 04:37:51 +00:00
|
|
|
assign #2 entry = AdrM[18:3];
|
|
|
|
else
|
|
|
|
assign #2 entry = AdrM[17:2];
|
|
|
|
endgenerate
|
2021-01-19 01:16:53 +00:00
|
|
|
assign RdTimM = RAM[entry];
|
2021-01-15 04:37:51 +00:00
|
|
|
|
|
|
|
// write each byte based on the byte mask
|
2021-01-19 01:16:53 +00:00
|
|
|
// UInstantiate a byte-writable memory here if possible
|
|
|
|
// and drop tihs masking logic. Otherwise, use the masking
|
|
|
|
// from dmem
|
2021-01-29 20:37:51 +00:00
|
|
|
/*generate
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
if (`XLEN==64) begin
|
2021-01-15 04:37:51 +00:00
|
|
|
always_comb begin
|
2021-01-19 01:16:53 +00:00
|
|
|
write=RdTimM;
|
|
|
|
if (ByteMaskM[0]) write[7:0] = WriteDataM[7:0];
|
|
|
|
if (ByteMaskM[1]) write[15:8] = WriteDataM[15:8];
|
|
|
|
if (ByteMaskM[2]) write[23:16] = WriteDataM[23:16];
|
|
|
|
if (ByteMaskM[3]) write[31:24] = WriteDataM[31:24];
|
|
|
|
if (ByteMaskM[4]) write[39:32] = WriteDataM[39:32];
|
|
|
|
if (ByteMaskM[5]) write[47:40] = WriteDataM[47:40];
|
|
|
|
if (ByteMaskM[6]) write[55:48] = WriteDataM[55:48];
|
|
|
|
if (ByteMaskM[7]) write[63:56] = WriteDataM[63:56];
|
2021-01-15 04:37:51 +00:00
|
|
|
end
|
|
|
|
always_ff @(posedge clk)
|
|
|
|
if (memwrite) RAM[AdrM[18:3]] <= write;
|
|
|
|
end else begin // 32-bit
|
|
|
|
always_comb begin
|
2021-01-19 01:16:53 +00:00
|
|
|
write=RdTimM;
|
|
|
|
if (ByteMaskM[0]) write[7:0] = WriteDataM[7:0];
|
|
|
|
if (ByteMaskM[1]) write[15:8] = WriteDataM[15:8];
|
|
|
|
if (ByteMaskM[2]) write[23:16] = WriteDataM[23:16];
|
|
|
|
if (ByteMaskM[3]) write[31:24] = WriteDataM[31:24];
|
2021-01-15 04:37:51 +00:00
|
|
|
end
|
|
|
|
always_ff @(posedge clk)
|
|
|
|
if (memwrite) RAM[AdrM[17:2]] <= write;
|
|
|
|
end
|
2021-01-29 20:37:51 +00:00
|
|
|
endgenerate */
|
|
|
|
generate
|
|
|
|
if (`XLEN == 64) begin
|
|
|
|
always_ff @(posedge clk)
|
|
|
|
if (memwrite) RAM[AdrM[17:3]] <= MaskedWriteDataM;
|
|
|
|
end else begin
|
|
|
|
always_ff @(posedge clk)
|
|
|
|
if (memwrite) RAM[AdrM[17:2]] <= MaskedWriteDataM;
|
|
|
|
end
|
2021-01-15 04:37:51 +00:00
|
|
|
endgenerate
|
|
|
|
endmodule
|
|
|
|
|