cvw/src/fpu/fdivsqrt/fdivsqrt.sv

104 lines
5.1 KiB
Systemverilog
Raw Normal View History

2022-07-07 23:01:33 +00:00
///////////////////////////////////////////
2022-08-29 11:04:05 +00:00
// fdivsqrt.sv
2022-07-07 23:01:33 +00:00
//
2022-10-13 22:36:52 +00:00
// Written: David_Harris@hmc.edu, me@KatherineParry.com, cturek@hmc.edu, amaiuolo@hmc.edu
2022-07-07 23:01:33 +00:00
// Modified:13 January 2022
//
// Purpose: Combined Divide and Square Root Floating Point and Integer Unit
//
2023-01-12 12:35:44 +00:00
// Documentation: RISC-V System on Chip Design Chapter 13
//
2023-01-11 23:15:08 +00:00
// A component of the CORE-V-WALLY configurable RISC-V project.
2022-07-07 23:01:33 +00:00
//
// Copyright (C) 2021-23 Harvey Mudd College & Oklahoma State University
2022-07-07 23:01:33 +00:00
//
// SPDX-License-Identifier: Apache-2.0 WITH SHL-2.1
2022-07-07 23:01:33 +00:00
//
// Licensed under the Solderpad Hardware License v 2.1 (the “License”); you may not use this file
// except in compliance with the License, or, at your option, the Apache License version 2.0. You
// may obtain a copy of the License at
2022-07-07 23:01:33 +00:00
//
// https://solderpad.org/licenses/SHL-2.1/
//
// Unless required by applicable law or agreed to in writing, any work distributed under the
// License is distributed on an “AS IS” BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND,
// either express or implied. See the License for the specific language governing permissions
// and limitations under the License.
2022-07-07 23:01:33 +00:00
////////////////////////////////////////////////////////////////////////////////////////////////
`include "wally-config.vh"
2022-08-29 11:04:05 +00:00
module fdivsqrt(
2023-03-24 22:32:25 +00:00
input logic clk,
input logic reset,
2022-07-07 23:01:33 +00:00
input logic [`FMTBITS-1:0] FmtE,
2023-03-24 22:32:25 +00:00
input logic XsE,
input logic [`NF:0] XmE, YmE,
input logic [`NE-1:0] XeE, YeE,
input logic XInfE, YInfE,
input logic XZeroE, YZeroE,
input logic XNaNE, YNaNE,
input logic FDivStartE, IDivStartE,
input logic StallM,
input logic FlushE,
input logic SqrtE, SqrtM,
input logic [`XLEN-1:0] ForwardedSrcAE, ForwardedSrcBE, // these are the src outputs before the mux choosing between them and PCE to put in srcA/B
input logic [2:0] Funct3E, Funct3M,
input logic IntDivE, W64E,
output logic DivStickyM,
output logic FDivBusyE, IFDivStartE, FDivDoneE,
output logic [`NE+1:0] QeM,
output logic [`DIVb:0] QmM,
output logic [`XLEN-1:0] FIntDivResultM
2022-07-07 23:01:33 +00:00
);
2022-12-30 18:43:02 +00:00
// Floating-point division and square root module, with optional integer division and remainder
// Computes X/Y, sqrt(X), A/B, or A%B
2022-12-30 18:43:02 +00:00
2023-03-24 22:32:25 +00:00
logic [`DIVb+3:0] WS, WC; // Partial remainder components
logic [`DIVb+3:0] X; // Iterator Initial Value (from dividend)
logic [`DIVb-1:0] DPreproc, D; // Iterator Divisor
logic [`DIVb:0] FirstU, FirstUM; // Intermediate result values
logic [`DIVb+1:0] FirstC; // Step tracker
logic Firstun; // Quotient selection
logic WZeroE; // Early termination flag
logic SpecialCaseM; // Divide by zero, square root of negative, etc.
logic DivStartE; // Enable signal for flops during stall
// Integer div/rem signals
logic BZeroM; // Denominator is zero
logic IntDivM; // Integer operation
logic [`DIVBLEN:0] nE, nM, mM; // Shift amounts
logic NegQuotM, ALTBM, AsM, W64M; // Special handling for postprocessor
logic [`XLEN-1:0] AM; // Original Numerator for postprocessor
logic ISpecialCaseE; // Integer div/remainder special cases
2022-07-07 23:01:33 +00:00
2022-12-30 19:11:34 +00:00
fdivsqrtpreproc fdivsqrtpreproc( // Preprocessor
.clk, .IFDivStartE, .Xm(XmE), .Ym(YmE), .Xe(XeE), .Ye(YeE),
.Fmt(FmtE), .Sqrt(SqrtE), .XZeroE, .Funct3E,
2022-12-30 18:43:02 +00:00
.QeM, .X, .DPreproc,
2022-12-30 19:11:34 +00:00
// Int-specific
2023-01-11 19:06:37 +00:00
.ForwardedSrcAE, .ForwardedSrcBE, .IntDivE, .W64E, .ISpecialCaseE,
2023-01-07 14:26:29 +00:00
.nE, .BZeroM, .nM, .mM, .AM,
2023-01-11 19:06:37 +00:00
.IntDivM, .W64M, .NegQuotM, .ALTBM, .AsM);
2022-12-30 19:11:34 +00:00
fdivsqrtfsm fdivsqrtfsm( // FSM
2022-12-30 18:52:25 +00:00
.clk, .reset, .FmtE, .XInfE, .YInfE, .XZeroE, .YZeroE, .XNaNE, .YNaNE,
2022-12-30 19:11:34 +00:00
.FDivStartE, .XsE, .SqrtE, .WZeroE, .FlushE, .StallM,
.FDivBusyE, .IFDivStartE, .FDivDoneE, .SpecialCaseM,
// Int-specific
2023-01-11 19:06:37 +00:00
.IDivStartE, .ISpecialCaseE, .nE, .IntDivE);
2022-12-30 19:11:34 +00:00
fdivsqrtiter fdivsqrtiter( // CSA Iterator
.clk, .IFDivStartE, .FDivBusyE, .SqrtE, .X, .DPreproc,
2022-12-30 18:52:25 +00:00
.D, .FirstU, .FirstUM, .FirstC, .Firstun, .FirstWS(WS), .FirstWC(WC));
2022-12-30 19:11:34 +00:00
fdivsqrtpostproc fdivsqrtpostproc( // Postprocessor
2022-12-30 18:52:25 +00:00
.clk, .reset, .StallM, .WS, .WC, .D, .FirstU, .FirstUM, .FirstC,
.SqrtE, .Firstun, .SqrtM, .SpecialCaseM,
2023-01-11 19:31:28 +00:00
.QmM, .WZeroE, .DivStickyM,
2022-12-30 19:11:34 +00:00
// Int-specific
.nM, .mM, .ALTBM, .AsM, .BZeroM, .NegQuotM, .W64M, .RemOpM(Funct3M[1]), .AM,
2023-01-11 19:46:36 +00:00
.FIntDivResultM);
2023-03-24 22:32:25 +00:00
endmodule