cvw/pipelined/src/fpu/fdivsqrt/fdivsqrt.sv

110 lines
4.2 KiB
Systemverilog
Raw Normal View History

2022-07-07 23:01:33 +00:00
///////////////////////////////////////////
2022-08-29 11:04:05 +00:00
// fdivsqrt.sv
2022-07-07 23:01:33 +00:00
//
2022-10-13 22:36:52 +00:00
// Written: David_Harris@hmc.edu, me@KatherineParry.com, cturek@hmc.edu, amaiuolo@hmc.edu
2022-07-07 23:01:33 +00:00
// Modified:13 January 2022
//
// Purpose: Combined Divide and Square Root Floating Point and Integer Unit
//
// A component of the Wally configurable RISC-V project.
//
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
//
// MIT LICENSE
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
// software and associated documentation files (the "Software"), to deal in the Software
// without restriction, including without limitation the rights to use, copy, modify, merge,
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
// to whom the Software is furnished to do so, subject to the following conditions:
//
// The above copyright notice and this permission notice shall be included in all copies or
// substantial portions of the Software.
//
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
// OR OTHER DEALINGS IN THE SOFTWARE.
////////////////////////////////////////////////////////////////////////////////////////////////
`include "wally-config.vh"
2022-08-29 11:04:05 +00:00
module fdivsqrt(
2022-07-07 23:01:33 +00:00
input logic clk,
input logic reset,
input logic [`FMTBITS-1:0] FmtE,
2022-07-22 22:02:04 +00:00
input logic XsE,
input logic [`NF:0] XmE, YmE,
input logic [`NE-1:0] XeE, YeE,
2022-07-07 23:01:33 +00:00
input logic XInfE, YInfE,
input logic XZeroE, YZeroE,
input logic XNaNE, YNaNE,
2022-11-16 18:00:07 +00:00
input logic FDivStartE, IDivStartE,
2022-07-07 23:01:33 +00:00
input logic StallM,
input logic FlushE,
input logic SqrtE, SqrtM,
input logic [`XLEN-1:0] ForwardedSrcAE, ForwardedSrcBE, // *** these are the src outputs before the mux choosing between them and PCE to put in srcA/B
input logic [2:0] Funct3E, Funct3M,
input logic MDUE, W64E,
output logic DivSM,
2022-12-02 19:30:49 +00:00
output logic FDivBusyE, IFDivStartE, FDivDoneE,
// output logic DivDone,
output logic [`NE+1:0] QeM,
output logic [`DIVb:0] QmM,
output logic [`XLEN-1:0] FPIntDivResultM
2022-07-07 23:01:33 +00:00
// output logic [`XLEN-1:0] RemM,
);
2022-12-30 18:43:02 +00:00
// Floating-point division and square root module, with optional integer division and remainder
logic [`DIVb+3:0] WS, WC;
2022-09-14 17:26:56 +00:00
logic [`DIVb+3:0] X;
logic [`DIVb-1:0] D;
logic [`DIVb-1:0] DPreproc;
logic [`DIVb:0] FirstU, FirstUM;
logic [`DIVb+1:0] FirstC;
logic Firstun;
2022-12-30 18:43:02 +00:00
logic WZeroE;
logic SpecialCaseM;
logic DivStartE;
// Integer div/rem signals
logic AZeroM, BZeroM, AZeroE, BZeroE, MDUM;
logic [`DIVBLEN:0] nE, nM, mM;
logic NegQuotM, ALTBM, AsM, W64M;
2022-12-29 16:02:44 +00:00
logic [`XLEN-1:0] AM;
2022-07-07 23:01:33 +00:00
2022-12-30 18:43:02 +00:00
fdivsqrtpreproc fdivsqrtpreproc( // Preprocessor
// Inputs
.clk, .IFDivStartE, .Xm(XmE), .Ym(YmE), .Xe(XeE), .Ye(YeE),
.Fmt(FmtE), .Sqrt(SqrtE), .XZeroE, .Funct3E,
// Int-specific Inputs
.ForwardedSrcAE, .ForwardedSrcBE, .MDUE, .W64E,
// Outputs
.QeM, .X, .DPreproc,
// Int-specific Outputs
.AZeroE, .BZeroE, .nE,
.AZeroM, .BZeroM, .nM, .mM, .AM,
.MDUM, .W64M, .NegQuotM, .ALTBM, .AsM);
fdivsqrtfsm fdivsqrtfsm( // FSM
// Inputs
.clk, .reset, .FmtE, .XInfE, .YInfE,
.XZeroE, .YZeroE, .XNaNE, .YNaNE,
.FDivStartE, .XsE, .SqrtE, .WZeroE,
.FlushE, .StallM,
// Int-specific Inputs
.IDivStartE, .AZeroE, .BZeroE, .nE, .MDUE,
// Outputs
.FDivBusyE, .IFDivStartE, .FDivDoneE, .SpecialCaseM);
fdivsqrtiter fdivsqrtiter( // CSA Iterator
.clk, .Firstun, .D, .FirstU, .FirstUM, .FirstC, .SqrtE,
.X,.DPreproc, .FirstWS(WS), .FirstWC(WC),
.IFDivStartE, .FDivBusyE);
2022-12-30 18:43:02 +00:00
fdivsqrtpostproc fdivsqrtpostproc( // Postprocessor
2022-12-26 16:45:43 +00:00
.clk, .reset, .StallM,
.WS, .WC, .D, .FirstU, .FirstUM, .FirstC, .SqrtE, .Firstun,
2022-12-29 16:02:44 +00:00
.SqrtM, .SpecialCaseM, .RemOpM(Funct3M[1]), .AM,
.nM, .ALTBM, .mM, .BZeroM, .AsM, .NegQuotM, .W64M,
2022-12-26 16:45:43 +00:00
.QmM, .WZeroE, .DivSM, .FPIntDivResultM);
2022-07-07 23:01:33 +00:00
endmodule