2022-07-07 23:01:33 +00:00
|
|
|
///////////////////////////////////////////
|
2022-08-29 11:04:05 +00:00
|
|
|
// fdivsqrt.sv
|
2022-07-07 23:01:33 +00:00
|
|
|
//
|
2022-10-13 22:36:52 +00:00
|
|
|
// Written: David_Harris@hmc.edu, me@KatherineParry.com, cturek@hmc.edu, amaiuolo@hmc.edu
|
2022-07-07 23:01:33 +00:00
|
|
|
// Modified:13 January 2022
|
|
|
|
//
|
|
|
|
// Purpose: Combined Divide and Square Root Floating Point and Integer Unit
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// MIT LICENSE
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
|
|
|
|
// software and associated documentation files (the "Software"), to deal in the Software
|
|
|
|
// without restriction, including without limitation the rights to use, copy, modify, merge,
|
|
|
|
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
|
|
|
|
// to whom the Software is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or
|
|
|
|
// substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
|
|
|
|
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
|
|
|
|
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
|
|
|
|
// OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
2022-08-29 11:04:05 +00:00
|
|
|
module fdivsqrt(
|
2022-07-07 23:01:33 +00:00
|
|
|
input logic clk,
|
|
|
|
input logic reset,
|
|
|
|
input logic [`FMTBITS-1:0] FmtE,
|
2022-07-22 22:02:04 +00:00
|
|
|
input logic XsE,
|
2022-07-20 02:27:39 +00:00
|
|
|
input logic [`NF:0] XmE, YmE,
|
|
|
|
input logic [`NE-1:0] XeE, YeE,
|
2022-07-07 23:01:33 +00:00
|
|
|
input logic XInfE, YInfE,
|
|
|
|
input logic XZeroE, YZeroE,
|
|
|
|
input logic XNaNE, YNaNE,
|
2022-11-16 18:00:07 +00:00
|
|
|
input logic FDivStartE, IDivStartE,
|
2022-07-07 23:01:33 +00:00
|
|
|
input logic StallM,
|
2022-12-15 18:56:18 +00:00
|
|
|
input logic FlushE,
|
2022-07-21 19:38:06 +00:00
|
|
|
input logic SqrtE, SqrtM,
|
2022-09-29 23:08:27 +00:00
|
|
|
input logic [`XLEN-1:0] ForwardedSrcAE, ForwardedSrcBE, // *** these are the src outputs before the mux choosing between them and PCE to put in srcA/B
|
|
|
|
input logic [2:0] Funct3E, Funct3M,
|
|
|
|
input logic MDUE, W64E,
|
2022-07-20 02:27:39 +00:00
|
|
|
output logic DivSM,
|
2022-12-02 19:30:49 +00:00
|
|
|
output logic FDivBusyE, IFDivStartE, FDivDoneE,
|
2022-12-02 19:11:53 +00:00
|
|
|
// output logic DivDone,
|
2022-07-20 02:27:39 +00:00
|
|
|
output logic [`NE+1:0] QeM,
|
2022-12-15 01:03:13 +00:00
|
|
|
output logic [`DIVb:0] QmM,
|
|
|
|
output logic [`XLEN-1:0] FPIntDivResultM
|
2022-07-07 23:01:33 +00:00
|
|
|
// output logic [`XLEN-1:0] RemM,
|
|
|
|
);
|
|
|
|
|
2022-12-10 21:56:35 +00:00
|
|
|
logic [`DIVb+3:0] WS, WC;
|
2022-09-14 17:26:56 +00:00
|
|
|
logic [`DIVb+3:0] X;
|
2022-12-10 21:56:35 +00:00
|
|
|
logic [`DIVb-1:0] D;
|
|
|
|
logic [`DIVb-1:0] DPreproc;
|
|
|
|
logic [`DIVb:0] FirstU, FirstUM;
|
2022-09-19 05:42:35 +00:00
|
|
|
logic [`DIVb+1:0] FirstC;
|
2022-09-20 11:35:14 +00:00
|
|
|
logic Firstun;
|
2022-12-26 16:45:43 +00:00
|
|
|
logic WZeroE, AZeroM, BZeroM, AZeroE, BZeroE;
|
2022-12-24 06:46:52 +00:00
|
|
|
logic SpecialCaseM, MDUM;
|
2022-12-22 00:43:27 +00:00
|
|
|
logic [`DIVBLEN:0] nE, nM, mM;
|
2022-12-27 07:18:28 +00:00
|
|
|
logic NegQuotM, ALTBM, AsM, W64M;
|
2022-12-02 20:31:08 +00:00
|
|
|
logic DivStartE;
|
2022-12-29 16:02:44 +00:00
|
|
|
logic [`XLEN-1:0] AM;
|
2022-07-07 23:01:33 +00:00
|
|
|
|
2022-09-07 13:42:37 +00:00
|
|
|
fdivsqrtpreproc fdivsqrtpreproc(
|
2022-12-02 19:30:49 +00:00
|
|
|
.clk, .IFDivStartE, .Xm(XmE), .QeM, .Xe(XeE), .Fmt(FmtE), .Ye(YeE),
|
2022-12-29 16:02:44 +00:00
|
|
|
.Sqrt(SqrtE), .Ym(YmE), .XZeroE, .X, .DPreproc, .AM, .MDUM, .W64M,
|
2022-12-27 05:03:56 +00:00
|
|
|
.nE, .nM, .mM, .NegQuotM, .ALTBM, .AZeroM, .BZeroM, .AZeroE, .BZeroE, .AsM,
|
2022-12-23 08:18:39 +00:00
|
|
|
.ForwardedSrcAE, .ForwardedSrcBE, .Funct3E, .MDUE, .W64E);
|
2022-09-07 13:42:37 +00:00
|
|
|
fdivsqrtfsm fdivsqrtfsm(
|
2022-12-22 00:43:27 +00:00
|
|
|
.clk, .reset, .FmtE, .XsE, .SqrtE, .nE,
|
2022-12-28 05:53:00 +00:00
|
|
|
.FDivBusyE, .FDivStartE, .IDivStartE, .IFDivStartE, .FDivDoneE, .StallM, .FlushE,
|
2022-12-16 18:43:49 +00:00
|
|
|
.XZeroE, .YZeroE, .AZeroE, .BZeroE,
|
2022-12-22 00:43:27 +00:00
|
|
|
.XNaNE, .YNaNE, .MDUE,
|
2022-12-26 16:45:43 +00:00
|
|
|
.XInfE, .YInfE, .WZeroE, .SpecialCaseM);
|
2022-09-07 13:42:37 +00:00
|
|
|
fdivsqrtiter fdivsqrtiter(
|
2022-12-28 05:53:00 +00:00
|
|
|
.clk, .Firstun, .D, .FirstU, .FirstUM, .FirstC, .SqrtE,
|
2022-12-10 21:56:35 +00:00
|
|
|
.X,.DPreproc, .FirstWS(WS), .FirstWC(WC),
|
2022-12-27 05:03:56 +00:00
|
|
|
.IFDivStartE, .FDivBusyE);
|
2022-11-02 17:49:40 +00:00
|
|
|
fdivsqrtpostproc fdivsqrtpostproc(
|
2022-12-26 16:45:43 +00:00
|
|
|
.clk, .reset, .StallM,
|
2022-12-27 18:42:40 +00:00
|
|
|
.WS, .WC, .D, .FirstU, .FirstUM, .FirstC, .SqrtE, .Firstun,
|
2022-12-29 16:02:44 +00:00
|
|
|
.SqrtM, .SpecialCaseM, .RemOpM(Funct3M[1]), .AM,
|
2022-12-27 07:18:28 +00:00
|
|
|
.nM, .ALTBM, .mM, .BZeroM, .AsM, .NegQuotM, .W64M,
|
2022-12-26 16:45:43 +00:00
|
|
|
.QmM, .WZeroE, .DivSM, .FPIntDivResultM);
|
2022-07-07 23:01:33 +00:00
|
|
|
endmodule
|