cvw/pipelined/src/fpu/fdivsqrtfsm.sv

82 lines
2.9 KiB
Systemverilog
Raw Normal View History

2022-07-07 23:01:33 +00:00
///////////////////////////////////////////
2022-08-29 11:04:05 +00:00
// fdivsqrtfsm.sv
2022-07-07 23:01:33 +00:00
//
// Written: David_Harris@hmc.edu, me@KatherineParry.com, Cedar Turek
// Modified:13 January 2022
//
// Purpose: Combined Divide and Square Root Floating Point and Integer Unit
//
// A component of the Wally configurable RISC-V project.
//
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
//
// MIT LICENSE
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
// software and associated documentation files (the "Software"), to deal in the Software
// without restriction, including without limitation the rights to use, copy, modify, merge,
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
// to whom the Software is furnished to do so, subject to the following conditions:
//
// The above copyright notice and this permission notice shall be included in all copies or
// substantial portions of the Software.
//
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
// OR OTHER DEALINGS IN THE SOFTWARE.
////////////////////////////////////////////////////////////////////////////////////////////////
`include "wally-config.vh"
2022-08-29 11:04:05 +00:00
module fdivsqrtfsm(
2022-07-07 23:01:33 +00:00
input logic clk,
input logic reset,
input logic XInfE, YInfE,
input logic XZeroE, YZeroE,
input logic XNaNE, YNaNE,
input logic DivStart,
2022-07-22 22:02:04 +00:00
input logic XsE,
input logic SqrtE,
input logic StallE,
input logic StallM,
input logic WZero,
output logic [`DURLEN-1:0] EarlyTermShiftE,
2022-07-07 23:01:33 +00:00
output logic DivDone,
output logic DivBusy
2022-08-23 17:14:54 +00:00
);
2022-07-07 23:01:33 +00:00
typedef enum logic [1:0] {IDLE, BUSY, DONE} statetype;
statetype state;
logic [`DURLEN-1:0] step;
2022-09-07 13:32:07 +00:00
logic SpecialCase;
assign EarlyTermShiftE = step;
2022-07-07 23:01:33 +00:00
2022-08-29 11:29:58 +00:00
// terminate immediately on special cases
assign SpecialCase = XZeroE | (YZeroE&~SqrtE) | XInfE | YInfE | XNaNE | YNaNE | (XsE&SqrtE);
2022-07-07 23:01:33 +00:00
always_ff @(posedge clk) begin
if (reset) begin
state <= #1 IDLE;
end else if (DivStart&~StallE) begin
2022-09-07 17:21:27 +00:00
step <= (`DURLEN)'(`FPDUR); // *** this should be adjusted to depend on the precision
2022-08-29 11:29:58 +00:00
if (SpecialCase) state <= #1 DONE;
else state <= #1 BUSY;
end else if (DivDone) begin
if (StallM) state <= #1 DONE;
else state <= #1 IDLE;
2022-07-07 23:01:33 +00:00
end else if (state == BUSY) begin
if (step == 1) begin
2022-07-07 23:01:33 +00:00
state <= #1 DONE;
end
step <= step - 1;
end
end
2022-09-07 13:27:01 +00:00
assign DivDone = (state == DONE) | (WZero & (state == BUSY));
assign DivBusy = (state == BUSY & ~DivDone);
2022-07-07 23:01:33 +00:00
endmodule