cvw/wally-pipelined/src/privileged
2021-03-16 11:24:17 -04:00
..
csr.sv made performance counters count branch misprediction 2021-03-16 11:24:17 -04:00
csrc.sv made performance counters count branch misprediction 2021-03-16 11:24:17 -04:00
csri.sv Moved fpu to temporary location to fix compile and cleaned up interface formatting 2021-02-01 23:44:41 -05:00
csrm.sv busybear: make CSRs only weird for us 2021-03-05 00:46:32 +00:00
csrn.sv Moved fpu to temporary location to fix compile and cleaned up interface formatting 2021-02-01 23:44:41 -05:00
csrs.sv Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main 2021-03-05 15:46:51 -05:00
csrsr.sv busybear: make CSRs only weird for us 2021-03-05 00:46:32 +00:00
csru.sv Moved fpu to temporary location to fix compile and cleaned up interface formatting 2021-02-01 23:44:41 -05:00
privdec.sv Reorganized src hierarchically 2021-01-30 11:50:37 -05:00
privileged.sv made performance counters count branch misprediction 2021-03-16 11:24:17 -04:00
trap.sv Rename ifu/dmem/ebu signals to match uarch diagram 2021-02-02 15:09:24 -05:00