bbracker
|
23406d0926
|
small signs of life on new interrupt spoofing
|
2022-04-08 12:32:30 -07:00 |
|
bbracker
|
a09360f207
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-07 19:43:27 -07:00 |
|
bbracker
|
54c5f7f607
|
deprecate remove_dup.awk in favor of expanding parseGDBtoTrace.py to internally remove duplicates; this way the instruction counts in traps.txt are hopefully now in sync with the line numbers of all.txt
|
2022-04-07 19:43:22 -07:00 |
|
Ross Thompson
|
9685365d2e
|
Added signals to ila.
|
2022-04-07 21:09:50 -05:00 |
|
Ross Thompson
|
6702e2c735
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-07 16:56:56 -05:00 |
|
Ross Thompson
|
de868ef3a2
|
Possible fix for trap concurent with xret. Fixes the priority so trap has higher priority than either sret or mret. Previous code had priority to xret in the trap logic and privilege logic, but not the csrsr logic. This caused partial execution of the instruction.
|
2022-04-07 16:56:28 -05:00 |
|
Ross Thompson
|
22279a29ab
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-07 16:29:48 -05:00 |
|
Ross Thompson
|
54de15752e
|
Added sp to ila.
|
2022-04-07 16:29:41 -05:00 |
|
Ross Thompson
|
1614996941
|
Fixed typo in tests.vh
|
2022-04-07 16:28:28 -05:00 |
|
Katherine Parry
|
3224512812
|
re-adding an empty 'vectors' folder
|
2022-04-07 17:44:08 +00:00 |
|
Katherine Parry
|
72e4ab8361
|
cleaned floating point 'vectors' folder
|
2022-04-07 17:31:08 +00:00 |
|
Katherine Parry
|
74e0db04ac
|
fixed errors and warnings in rv32e
|
2022-04-07 17:21:20 +00:00 |
|
bbracker
|
008089b470
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-07 08:37:44 -07:00 |
|
bbracker
|
0a0956fad0
|
fix parseQEMUtoGDB.py to pass on interrupt messages correctly
|
2022-04-07 04:47:15 -07:00 |
|
kaveh Pezeshki
|
49aae4b2e9
|
using -S for busybox objdump to provide source code snippets
|
2022-04-06 23:06:49 +00:00 |
|
bbracker
|
0f394ba18b
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-06 07:50:57 -07:00 |
|
bbracker
|
0a8ce0593a
|
filter traps list down to just interrupts
|
2022-04-06 07:49:44 -07:00 |
|
bbracker
|
ea0471dcc7
|
change RAM size in genInitMem.sh
|
2022-04-06 07:49:04 -07:00 |
|
Kip Macsai-Goren
|
c3a6b88acc
|
updated test signature locations
|
2022-04-06 07:28:38 +00:00 |
|
Kip Macsai-Goren
|
590b86147b
|
Updated trap handler to check interrupt vectoring before handling them and to use the mscratch instead of sp for a stack.
|
2022-04-06 07:13:51 +00:00 |
|
Kip Macsai-Goren
|
3268f27f7a
|
Updated PMA tests to comply with all width writes and reads to CLINT
|
2022-04-06 07:13:51 +00:00 |
|
Kip Macsai-Goren
|
fbcb0c0bd8
|
Added missing ZFH macro to new configs
|
2022-04-06 07:13:51 +00:00 |
|
David Harris
|
7f462a6168
|
Merge branch 'main' of https://github.com/davidharrishmc/riscv-wally into main
|
2022-04-05 23:23:47 +00:00 |
|
David Harris
|
23da303ad3
|
Added bootmem source ccode
|
2022-04-05 23:22:53 +00:00 |
|
Ross Thompson
|
900939581e
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-05 15:42:07 -05:00 |
|
Ross Thompson
|
5faa88acd5
|
Increazed fpga clock speed to 35Mhz.
linux boot is much faster.
|
2022-04-05 15:09:49 -05:00 |
|
David Harris
|
171b943254
|
Removed outdated sample testfloat calls
|
2022-04-04 17:23:39 +00:00 |
|
Katherine Parry
|
c3d07b2c46
|
generating all testfloat vectors
|
2022-04-04 17:17:12 +00:00 |
|
Ross Thompson
|
91e99f0d34
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-04 10:56:10 -05:00 |
|
Ross Thompson
|
077beb18dd
|
Constraint changes for 40Mhz wally.
|
2022-04-04 10:50:48 -05:00 |
|
Ross Thompson
|
b77201143f
|
Updated the bootloader to use the flash card divider. This will allow wally to run at a faster speed than flash.
|
2022-04-04 10:38:37 -05:00 |
|
Ross Thompson
|
400b5f7632
|
Fixed the SDC clock divider so it actually can work during reset. This will enable the fpga to operate at a faster clock while the SDC is < 10Mhz.
|
2022-04-04 09:57:26 -05:00 |
|
Ross Thompson
|
38160fe6ea
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-03 17:56:55 -05:00 |
|
Ross Thompson
|
3ebb7f1057
|
fpga simulation works again.
|
2022-04-03 17:31:07 -05:00 |
|
Ross Thompson
|
c4aadff487
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-03 17:30:47 -05:00 |
|
David Harris
|
fb95767da0
|
Fixed bug with CSRRS/CSRRC for MIP/SIP
|
2022-04-03 20:18:25 +00:00 |
|
Ross Thompson
|
3db60a1cc1
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-02 16:39:54 -05:00 |
|
Ross Thompson
|
2376d66ec2
|
Added more ILA signals.
|
2022-04-02 16:39:45 -05:00 |
|
Ross Thompson
|
35e8c6bb9c
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-02 16:35:59 -05:00 |
|
Kip Macsai-Goren
|
ba7f976f92
|
small bug fixes to 64 bit library
|
2022-04-02 19:17:34 +00:00 |
|
Kip Macsai-Goren
|
7412979b71
|
added unfinished tests to 32 bit library
|
2022-04-02 19:15:07 +00:00 |
|
Kip Macsai-Goren
|
c056e0dc5f
|
updated 32 bit tests to be in line with 64 bit test library
|
2022-04-02 19:14:12 +00:00 |
|
Kip Macsai-Goren
|
25984d1643
|
removed compressed instructions from privileged tests
|
2022-04-02 19:12:44 +00:00 |
|
Kip Macsai-Goren
|
37c755e6ce
|
added RV64IA config to have a config without compressed instructions
|
2022-04-02 18:24:08 +00:00 |
|
Ross Thompson
|
691f1a6b0d
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-01 17:18:25 -05:00 |
|
Ross Thompson
|
51dfa16f59
|
Updated the fpga test bench.
|
2022-04-01 17:14:47 -05:00 |
|
Ross Thompson
|
48c49802b2
|
Fixed linting issues.
|
2022-04-01 15:20:45 -05:00 |
|
Ross Thompson
|
301f20052b
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2022-04-01 12:50:34 -05:00 |
|
Ross Thompson
|
19a8df9739
|
Added wave config
added new signals to ILA.
|
2022-04-01 12:44:14 -05:00 |
|
David Harris
|
61e1758a69
|
Merge branch 'main' of https://github.com/davidharrishmc/riscv-wally into main
|
2022-04-01 16:49:18 +00:00 |
|