2021-01-15 04:37:51 +00:00
///////////////////////////////////////////
// hazard.sv
//
// Written: David_Harris@hmc.edu 9 January 2021
// Modified:
//
// Purpose: Determine forwarding, stalls and flushes
//
// A component of the Wally configurable RISC-V project.
//
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
//
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
// is furnished to do so, subject to the following conditions:
//
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
//
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
///////////////////////////////////////////
2021-01-23 15:48:12 +00:00
`include " wally-config.vh "
2021-01-15 04:37:51 +00:00
module hazard (
2021-04-02 20:32:15 +00:00
input logic clk ,
input logic reset ,
2021-02-02 18:53:13 +00:00
// Detect hazards
2021-04-02 20:32:15 +00:00
input logic BPPredWrongE , CSRWritePendingDEM , RetM , TrapM ,
2021-05-27 19:23:28 +00:00
input logic FPUStallD , LoadStallD , MulDivStallD , CSRRdStallD ,
2021-04-08 21:19:34 +00:00
input logic DataStall , ICacheStallF ,
2021-05-23 22:33:14 +00:00
input logic FStallD ,
2021-04-02 20:32:15 +00:00
input logic DivBusyE ,
2021-02-26 06:03:47 +00:00
// Stall & flush outputs
2021-04-02 20:32:15 +00:00
output logic StallF , StallD , StallE , StallM , StallW ,
output logic FlushF , FlushD , FlushE , FlushM , FlushW
2021-02-02 18:42:23 +00:00
) ;
logic BranchFlushDE ;
2021-02-08 04:21:55 +00:00
logic StallFCause , StallDCause , StallECause , StallMCause , StallWCause ;
logic FirstUnstalledD , FirstUnstalledE , FirstUnstalledM , FirstUnstalledW ;
2021-04-02 20:32:15 +00:00
2021-01-15 04:37:51 +00:00
// stalls and flushes
// loads: stall for one cycle if the subsequent instruction depends on the load
// branches and jumps: flush the next two instructions if the branch is taken in EXE
// CSR Writes: stall all instructions after the CSR until it completes, except that PC must change when branch is resolved
// this also applies to other privileged instructions such as M/S/URET, ECALL/EBREAK
// Exceptions: flush entire pipeline
// Ret instructions: occur in M stage. Might be possible to move earlier, but be careful about hazards
2021-01-30 06:43:49 +00:00
// General stall and flush rules:
// A stage must stall if the next stage is stalled
// If any stages are stalled, the first stage that isn't stalled must flush.
2021-02-18 04:19:17 +00:00
assign BranchFlushDE = BPPredWrongE | RetM | TrapM ;
2021-02-02 18:42:23 +00:00
2021-03-24 21:23:00 +00:00
assign StallFCause = CSRWritePendingDEM & ~ ( BranchFlushDE ) ;
2021-05-27 19:23:28 +00:00
assign StallDCause = ( FPUStallD | LoadStallD | MulDivStallD | CSRRdStallD | FStallD ) & ~ ( BranchFlushDE ) ; // stall in decode if instruction is a load/mul/csr dependent on previous
2021-02-26 22:00:07 +00:00
// assign StallDCause = LoadStallD | MulDivStallD | CSRRdStallD; // stall in decode if instruction is a load/mul/csr dependent on previous
2021-05-23 22:33:14 +00:00
assign StallECause = DivBusyE ;
2021-02-26 06:03:47 +00:00
assign StallMCause = 0 ;
2021-03-24 21:23:00 +00:00
assign StallWCause = DataStall | ICacheStallF ;
2021-01-30 06:43:49 +00:00
2021-02-08 04:21:55 +00:00
// Each stage stalls if the next stage is stalled or there is a cause to stall this stage.
2021-02-02 18:42:23 +00:00
assign StallF = StallD | StallFCause ;
2021-03-04 19:35:46 +00:00
2021-02-08 04:21:55 +00:00
assign StallD = StallE | StallDCause ;
assign StallE = StallM | StallECause ;
assign StallM = StallW | StallMCause ;
assign StallW = StallWCause ;
2021-04-02 20:32:15 +00:00
//assign FirstUnstalledD = (~StallD & StallF & ~MulDivStallD);
2021-02-08 04:21:55 +00:00
assign FirstUnstalledD = ( ~ StallD & StallF ) ;
2021-04-02 20:32:15 +00:00
//assign FirstUnstalledE = (~StallE & StallD & ~MulDivStallD);
2021-02-08 04:21:55 +00:00
assign FirstUnstalledE = ( ~ StallE & StallD ) ;
assign FirstUnstalledM = ( ~ StallM & StallE ) ;
assign FirstUnstalledW = ( ~ StallW & StallM ) ; ;
// Each stage flushes if the previous stage is the last one stalled (for cause) or the system has reason to flush
2021-02-18 04:19:17 +00:00
assign FlushF = BPPredWrongE ;
2021-04-02 11:27:37 +00:00
assign FlushD = FirstUnstalledD | | BranchFlushDE ; // PCSrcE |InstrStall | CSRWritePendingDEM | RetM | TrapM;
assign FlushE = FirstUnstalledE | | BranchFlushDE ; // LoadStallD | PCSrcE | RetM | TrapM;
2021-02-08 04:21:55 +00:00
assign FlushM = FirstUnstalledM | | RetM | | TrapM ;
assign FlushW = FirstUnstalledW | TrapM ;
2021-01-15 04:37:51 +00:00
endmodule