2023-02-03 05:40:38 +00:00
|
|
|
|
|
|
|
///////////////////////////////////////////
|
|
|
|
// zbb.sv
|
|
|
|
//
|
|
|
|
// Written: Kevin Kim <kekim@hmc.edu> and Kip Macsai-Goren <kmacsaigoren@hmc.edu>
|
|
|
|
// Created: 2 February 2023
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: RISC-V miscellaneous bit manipulation unit (subset of ZBB instructions)
|
|
|
|
//
|
|
|
|
// Documentation: RISC-V System on Chip Design Chapter ***
|
|
|
|
//
|
|
|
|
// A component of the CORE-V-WALLY configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021-23 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH SHL-2.1
|
|
|
|
//
|
|
|
|
// Licensed under the Solderpad Hardware License v 2.1 (the “License”); you may not use this file
|
|
|
|
// except in compliance with the License, or, at your option, the Apache License version 2.0. You
|
|
|
|
// may obtain a copy of the License at
|
|
|
|
//
|
|
|
|
// https://solderpad.org/licenses/SHL-2.1/
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, any work distributed under the
|
|
|
|
// License is distributed on an “AS IS” BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND,
|
|
|
|
// either express or implied. See the License for the specific language governing permissions
|
|
|
|
// and limitations under the License.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module zbb #(parameter WIDTH=32) (
|
2023-02-05 16:50:13 +00:00
|
|
|
input logic [WIDTH-1:0] A, B, // Operands
|
2023-02-19 03:56:54 +00:00
|
|
|
input logic [WIDTH-1:0] ALUResult, // ALU Result
|
2023-02-05 16:50:13 +00:00
|
|
|
input logic W64, // Indicates word operation
|
2023-02-19 03:44:14 +00:00
|
|
|
input logic [2:0] ZBBSelect, // Indicates word operation
|
2023-02-05 16:50:13 +00:00
|
|
|
output logic [WIDTH-1:0] ZBBResult); // ZBB result
|
2023-02-04 20:01:41 +00:00
|
|
|
|
|
|
|
|
|
|
|
|
2023-02-19 03:44:14 +00:00
|
|
|
// count result
|
|
|
|
logic [WIDTH-1:0] CntResult;
|
2023-02-04 20:01:41 +00:00
|
|
|
|
2023-02-05 16:50:13 +00:00
|
|
|
// byte results
|
2023-02-03 05:40:38 +00:00
|
|
|
logic [WIDTH-1:0] OrcBResult;
|
|
|
|
logic [WIDTH-1:0] Rev8Result;
|
|
|
|
|
2023-02-05 16:50:13 +00:00
|
|
|
// sign/zero extend results
|
2023-02-19 04:32:40 +00:00
|
|
|
logic [WIDTH-1:0] ExtResult; // sign/zero extend result
|
2023-02-03 05:40:38 +00:00
|
|
|
|
2023-02-19 03:44:14 +00:00
|
|
|
cnt #(WIDTH) cnt(.A(A), .B(B), .W64(W64), .CntResult(CntResult));
|
2023-02-12 05:13:10 +00:00
|
|
|
byteUnit #(WIDTH) bu(.A(A), .OrcBResult(OrcBResult), .Rev8Result(Rev8Result));
|
2023-02-19 04:32:40 +00:00
|
|
|
ext #(WIDTH) ext(.A(A), .B(B), .ExtResult(ExtResult));
|
2023-02-03 05:40:38 +00:00
|
|
|
|
|
|
|
//can replace with structural mux by looking at bit 4 in rs2 field
|
|
|
|
always_comb begin
|
2023-02-19 03:44:14 +00:00
|
|
|
case (ZBBSelect)
|
2023-02-19 04:57:07 +00:00
|
|
|
3'b111: ZBBResult = ALUResult; // rotates, andn, xnor, orn
|
2023-02-19 04:12:17 +00:00
|
|
|
3'b000: ZBBResult = CntResult; // count
|
2023-02-19 04:32:40 +00:00
|
|
|
3'b100: ZBBResult = ExtResult; // sign/zero extend
|
2023-02-19 03:44:14 +00:00
|
|
|
/*15'b0010100_101_00111: ZBBResult = OrcBResult;
|
2023-02-03 05:40:38 +00:00
|
|
|
15'b0110100_101_11000: ZBBResult = Rev8Result;
|
|
|
|
15'b0110101_101_11000: ZBBResult = Rev8Result;
|
2023-02-09 16:45:37 +00:00
|
|
|
15'b0110000_001_00000: ZBBResult = czResult;
|
2023-02-05 00:11:24 +00:00
|
|
|
15'b0110000_001_00010: ZBBResult = cpopResult;
|
2023-02-09 16:45:37 +00:00
|
|
|
15'b0110000_001_00001: ZBBResult = czResult;
|
2023-02-05 16:50:13 +00:00
|
|
|
15'b0000100_100_00000: ZBBResult = zexthResult;
|
|
|
|
15'b0110000_001_00100: ZBBResult = sextbResult;
|
2023-02-19 03:44:14 +00:00
|
|
|
15'b0110000_001_00101: ZBBResult = sexthResult;*/
|
2023-02-12 05:13:10 +00:00
|
|
|
default: ZBBResult = {(WIDTH){1'b0}};
|
2023-02-03 05:40:38 +00:00
|
|
|
endcase
|
|
|
|
end
|
|
|
|
|
|
|
|
|
|
|
|
endmodule
|