David Harris
|
49ec45d04d
|
hptw: Removed NonBusTrapM from LSU
|
2021-07-17 15:22:24 -04:00 |
|
Ross Thompson
|
4549a9f1c9
|
Merge branch 'main' into dcache
|
2021-07-15 11:55:20 -05:00 |
|
Ross Thompson
|
e17de4eb11
|
Separated interruptM into PendingInterruptM and InterruptM. The d cache now takes in both exceptions and PendingInterrupts.
This solves the committedM issue.
|
2021-07-14 15:00:33 -05:00 |
|
Katherine Parry
|
b9edbb15eb
|
Fixed writting MStatus FS bits
|
2021-07-13 13:22:04 -04:00 |
|
Katherine Parry
|
acdd2e4504
|
Fixed writting MStatus FS bits
|
2021-07-13 13:20:30 -04:00 |
|
David Harris
|
68d1f87101
|
Fixed InstrValid from W to M stage for CSR performance counters
|
2021-07-13 13:19:13 -04:00 |
|
David Harris
|
b09fd0d0a8
|
Simplified tlbmixer mux to and-or
|
2021-07-08 23:34:24 -04:00 |
|
David Harris
|
4d53a935b3
|
Fixed missing stall in InstrRet counter
|
2021-07-08 20:08:04 -04:00 |
|
David Harris
|
78850bfcd8
|
MMU produces page fault when upper bits aren't equal. Renamed input to MMU to be 'Address' and moved translation mux into MMU out of TLB
|
2021-07-06 15:29:42 -04:00 |
|
Ross Thompson
|
dc4c26d2a2
|
Merge branch 'main' of github.com:davidharrishmc/riscv-wally into main
|
2021-07-06 13:45:20 -05:00 |
|
Ross Thompson
|
d85bf23af3
|
Merged several of the load/store/instruction access faults inside the mmu.
Still need to figure out what is wrong with the generation of load page fault when dtlb hit.
|
2021-07-06 13:43:53 -05:00 |
|
Abe
|
79e62b7c53
|
Disabled MCOUNTINHIBIT to enable csr counters (changed to 32'h0 on line 140)
|
2021-07-06 12:37:58 -04:00 |
|
David Harris
|
6785ed9994
|
Implemented TSR, TW, TVM, MXR status bits
|
2021-07-06 01:32:05 -04:00 |
|
David Harris
|
3cb9e5acd3
|
Fixed adrdecs to use Access signals for TIMs
|
2021-07-05 23:42:58 -04:00 |
|
David Harris
|
8ca7abaa02
|
Added support for TVM flag in CSRS and to disabl TLB when MEM_VIRTMEM = 0
|
2021-07-05 20:35:31 -04:00 |
|
David Harris
|
57e1111df3
|
Gave names to for loops in generate blocks for ease of reference
|
2021-07-04 18:52:16 -04:00 |
|
David Harris
|
a5c0dc8c81
|
Fixed MPRV and MXR checks in TLB
|
2021-07-04 13:20:29 -04:00 |
|
David Harris
|
b5df9b282d
|
Added support for PMP lock bits in csrm and repartitioned design to pass around 8-bit PMPCFG entries
|
2021-07-04 11:39:59 -04:00 |
|
David Harris
|
4ec570d2d7
|
Fixed PMPCFG read faults
|
2021-07-02 17:08:13 -04:00 |
|
David Harris
|
648c09e5ef
|
Optimized PMP checker logic and added support for configurable number of PMP registers
|
2021-07-02 11:04:13 -04:00 |
|
bbracker
|
ced5039776
|
Revert "fixed forwarding"
This reverts commit 0f4a4a6ade .
|
2021-06-24 17:39:37 -04:00 |
|
bbracker
|
0f4a4a6ade
|
fixed forwarding
|
2021-06-24 11:20:21 -04:00 |
|
David Harris
|
aef408af58
|
Reversed [0:...] with [...:0] in bus widths across the project
|
2021-06-21 01:17:08 -04:00 |
|
David Harris
|
0a59b006ab
|
Cleaned up fcsr code and added _SUPPORTED to optionally disable peripherals
|
2021-06-20 22:59:04 -04:00 |
|
bbracker
|
83a1f29c37
|
remove OVP_CSR_CONFIG because it is an alias of BUSYBEAR
|
2021-06-20 22:38:25 -04:00 |
|
bbracker
|
7aa2f0d953
|
make xCOUNTEREN what buildroot expects it to be
|
2021-06-20 09:22:31 -04:00 |
|
David Harris
|
e03912f64c
|
Cleaned up name of MTIME register in CSRC
|
2021-06-18 07:53:49 -04:00 |
|
bbracker
|
076469230f
|
added MTIME and MTIMECMP as read-only CSRs; this likely is not the final version
|
2021-06-17 12:09:10 -04:00 |
|
bbracker
|
db0abfd36d
|
enable TIME CSR for 32 bit mode as well
|
2021-06-17 11:34:16 -04:00 |
|
bbracker
|
7d1469a06c
|
provide time and timeh CSRs based on CLINT's counter
|
2021-06-17 08:38:30 -04:00 |
|
bbracker
|
0647094e73
|
PMPADDRreg size bugfix; PMPADDR_ARRAY_REGW[15] is now useable
|
2021-06-17 05:19:36 -04:00 |
|
bbracker
|
7a652139b5
|
mcause test fixes and s-mode interrupt bugfix
|
2021-06-16 17:37:08 -04:00 |
|
David Harris
|
79ee817d91
|
Reverted MIDELEG and MEDELEG to XLEN so busybear passes
|
2021-06-10 23:47:32 -04:00 |
|
David Harris
|
690e2b7f31
|
Restored counter events
|
2021-06-10 11:18:58 -04:00 |
|
David Harris
|
17b76d4cd7
|
Configurable number of performance counters
|
2021-06-10 09:41:26 -04:00 |
|
David Harris
|
9dd3857c26
|
Fixed lint WIDTH errors
|
2021-06-09 20:58:20 -04:00 |
|
David Harris
|
9a17556de4
|
Start to parameterize number of PMP Entries
|
2021-06-08 15:29:22 -04:00 |
|
bbracker
|
17960a6484
|
Ah big ole merge! Passes sim-wally-batch and linting, so should be fine
|
2021-06-08 12:41:25 -04:00 |
|
bbracker
|
5026a42fac
|
* GPIO comprehensive testing
* MEPC more aware if M stage has actually committed
* UART interrupt testing progress
* UART added read IIR side effect of lowering THRE intr
|
2021-06-08 12:32:46 -04:00 |
|
David Harris
|
1e67db2f0c
|
Second attept to commit refactoring config files
|
2021-06-07 12:37:46 -04:00 |
|
Kip Macsai-Goren
|
d69501c4fa
|
Cleaned up some unused signals
|
2021-06-04 21:04:19 -04:00 |
|
Kip Macsai-Goren
|
b99b5f8e0e
|
moved privilege dfinitions into wally-constants, upgraded relevant includes
|
2021-06-04 17:55:07 -04:00 |
|
Kip Macsai-Goren
|
7e41b17e65
|
restructured so that pma/pmp are a part of mmu
|
2021-06-04 17:05:07 -04:00 |
|
David Harris
|
b836679ae1
|
Started MMU
|
2021-06-04 11:59:14 -04:00 |
|
bbracker
|
28abd28b1f
|
fixed InstrValid signals and implemented less costly MEPC loading
|
2021-06-02 10:03:19 -04:00 |
|
bbracker
|
a45b61ede9
|
turns out I should not have tried renaming FStallD to FPUStallD because that name was already used! All the same it does feel weird to have two such signals floating around \(ah pun!\)
|
2021-05-28 23:11:37 -04:00 |
|
Katherine Parry
|
71e4a10efb
|
FMV.D.X imperas test passes
|
2021-05-20 22:17:59 -04:00 |
|
Katherine Parry
|
409438bc95
|
floating point infinite loop removed from imperas tests
|
2021-05-18 10:42:51 -04:00 |
|
Thomas Fleming
|
980c00fa64
|
Clean up MMU code
|
2021-05-14 07:12:32 -04:00 |
|
Thomas Fleming
|
37bba95500
|
Fix compiler warning in PMP checker
|
2021-05-04 15:18:08 -04:00 |
|