2021-01-15 04:37:51 +00:00
///////////////////////////////////////////
// trap.sv
//
// Written: David_Harris@hmc.edu 9 January 2021
2021-04-15 23:13:42 +00:00
// Modified: dottolia@hmc.edu 14 April 2021: Add support for vectored interrupts
2021-01-15 04:37:51 +00:00
//
2021-10-23 16:41:24 +00:00
// Purpose: Handle Traps: Exceptions and Interrupts
2021-01-15 04:37:51 +00:00
// See RISC-V Privileged Mode Specification 20190608 3.1.10-11
//
// A component of the Wally configurable RISC-V project.
//
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
//
2022-01-07 12:58:40 +00:00
// MIT LICENSE
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
// software and associated documentation files (the "Software"), to deal in the Software
// without restriction, including without limitation the rights to use, copy, modify, merge,
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
// to whom the Software is furnished to do so, subject to the following conditions:
2021-01-15 04:37:51 +00:00
//
2022-01-07 12:58:40 +00:00
// The above copyright notice and this permission notice shall be included in all copies or
// substantial portions of the Software.
2021-01-15 04:37:51 +00:00
//
2022-01-07 12:58:40 +00:00
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
// OR OTHER DEALINGS IN THE SOFTWARE.
////////////////////////////////////////////////////////////////////////////////////////////////
2021-01-15 04:37:51 +00:00
2021-01-23 15:48:12 +00:00
`include " wally-config.vh "
2021-01-15 04:37:51 +00:00
2021-01-23 15:48:12 +00:00
module trap (
2022-05-12 15:15:30 +00:00
input logic reset ,
2021-09-27 18:57:46 +00:00
( * mark_debug = " true " * ) input logic InstrMisalignedFaultM , InstrAccessFaultM , IllegalInstrFaultM ,
2022-01-27 23:11:27 +00:00
( * mark_debug = " true " * ) input logic BreakpointFaultM , LoadMisalignedFaultM , StoreAmoMisalignedFaultM ,
( * mark_debug = " true " * ) input logic LoadAccessFaultM , StoreAmoAccessFaultM , EcallFaultM , InstrPageFaultM ,
( * mark_debug = " true " * ) input logic LoadPageFaultM , StoreAmoPageFaultM ,
2022-02-15 19:48:49 +00:00
( * mark_debug = " true " * ) input logic mretM , sretM ,
2022-05-12 22:06:03 +00:00
input logic [ 1 : 0 ] PrivilegeModeW ,
2022-05-12 15:10:10 +00:00
( * mark_debug = " true " * ) input logic [ 11 : 0 ] MIP_REGW , MIE_REGW , MIDELEG_REGW ,
2021-07-14 20:00:33 +00:00
input logic STATUS_MIE , STATUS_SIE ,
2022-05-12 14:49:58 +00:00
input logic InstrValidM , CommittedM ,
2022-05-12 22:26:21 +00:00
output logic TrapM , RetM ,
2022-05-08 04:30:46 +00:00
output logic InterruptM , IntPendingM ,
2022-05-12 23:47:21 +00:00
output logic [ `LOG_XLEN - 1 : 0 ] CauseM
2021-01-15 04:37:51 +00:00
) ;
2021-06-10 00:58:20 +00:00
logic MIntGlobalEnM , SIntGlobalEnM ;
2022-05-12 15:21:09 +00:00
logic ExceptionM ;
2022-05-08 04:50:27 +00:00
( * mark_debug = " true " * ) logic [ 11 : 0 ] PendingIntsM , ValidIntsM ;
2021-01-15 04:37:51 +00:00
2022-05-12 18:37:47 +00:00
///////////////////////////////////////////
2021-01-15 04:37:51 +00:00
// Determine pending enabled interrupts
2021-07-17 20:01:07 +00:00
// interrupt if any sources are pending
// & with a M stage valid bit to avoid interrupts from interrupt a nonexistent flushed instruction (in the M stage)
2021-12-29 04:27:12 +00:00
// & with ~CommittedM to make sure MEPC isn't chosen so as to rerun the same instr twice
2022-05-12 18:37:47 +00:00
///////////////////////////////////////////
2022-01-02 21:47:21 +00:00
assign MIntGlobalEnM = ( PrivilegeModeW ! = `M_MODE ) | STATUS_MIE ; // if M ints enabled or lower priv 3.1.9
assign SIntGlobalEnM = ( PrivilegeModeW = = `U_MODE ) | ( ( PrivilegeModeW = = `S_MODE ) & STATUS_SIE ) ; // if in lower priv mode, or if S ints enabled and not in higher priv mode 3.1.9
2022-05-08 04:50:27 +00:00
assign PendingIntsM = MIP_REGW & MIE_REGW ;
assign IntPendingM = | PendingIntsM ;
assign ValidIntsM = { 12 { MIntGlobalEnM } } & PendingIntsM & ~ MIDELEG_REGW | { 12 { SIntGlobalEnM } } & PendingIntsM & MIDELEG_REGW ;
assign InterruptM = ( | ValidIntsM ) & & InstrValidM & & ~ ( CommittedM ) ; // *** RT. CommittedM is a temporary hack to prevent integer division from having an interrupt during divide.
2022-01-28 19:19:24 +00:00
2022-05-12 18:37:47 +00:00
///////////////////////////////////////////
2021-01-15 04:37:51 +00:00
// Trigger Traps and RET
2021-07-17 19:57:10 +00:00
// According to RISC-V Spec Section 1.6, exceptions are caused by instructions. Interrupts are external asynchronous.
// Traps are the union of exceptions and interrupts.
2022-05-12 18:37:47 +00:00
///////////////////////////////////////////
2022-01-28 19:19:24 +00:00
assign ExceptionM = InstrMisalignedFaultM | InstrAccessFaultM | IllegalInstrFaultM |
2022-01-27 23:11:27 +00:00
LoadMisalignedFaultM | StoreAmoMisalignedFaultM |
InstrPageFaultM | LoadPageFaultM | StoreAmoPageFaultM |
2021-07-17 19:57:10 +00:00
BreakpointFaultM | EcallFaultM |
2022-01-27 23:11:27 +00:00
LoadAccessFaultM | StoreAmoAccessFaultM ;
2022-05-12 21:55:50 +00:00
assign TrapM = ExceptionM | InterruptM ;
2022-02-15 19:48:49 +00:00
assign RetM = mretM | sretM ;
2021-01-15 04:37:51 +00:00
2022-05-12 18:37:47 +00:00
///////////////////////////////////////////
2021-01-15 04:37:51 +00:00
// Cause priority defined in table 3.7 of 20190608 privileged spec
// Exceptions are of lower priority than all interrupts (3.1.9)
2022-05-12 18:37:47 +00:00
///////////////////////////////////////////
2021-01-15 04:37:51 +00:00
always_comb
2022-05-12 18:37:47 +00:00
if ( reset ) CauseM = 0 ; // hard reset 3.3
2022-05-12 23:39:10 +00:00
else if ( ValidIntsM [ 11 ] ) CauseM = 11 ; // Machine External Int
else if ( ValidIntsM [ 3 ] ) CauseM = 3 ; // Machine Sw Int
else if ( ValidIntsM [ 7 ] ) CauseM = 7 ; // Machine Timer Int
else if ( ValidIntsM [ 9 ] ) CauseM = 9 ; // Supervisor External Int
else if ( ValidIntsM [ 1 ] ) CauseM = 1 ; // Supervisor Sw Int
else if ( ValidIntsM [ 5 ] ) CauseM = 5 ; // Supervisor Timer Int
2022-05-12 18:37:47 +00:00
else if ( InstrPageFaultM ) CauseM = 12 ;
else if ( InstrAccessFaultM ) CauseM = 1 ;
else if ( IllegalInstrFaultM ) CauseM = 2 ;
else if ( InstrMisalignedFaultM ) CauseM = 0 ;
else if ( BreakpointFaultM ) CauseM = 3 ;
2022-05-12 23:47:21 +00:00
else if ( EcallFaultM ) CauseM = { { ( `LOG_XLEN - 4 ) { 1 'b0 } } , { 2 'b10 } , PrivilegeModeW } ;
2022-05-12 18:37:47 +00:00
else if ( LoadMisalignedFaultM ) CauseM = 4 ;
2022-01-27 23:11:27 +00:00
else if ( StoreAmoMisalignedFaultM ) CauseM = 6 ;
2022-05-12 18:37:47 +00:00
else if ( LoadPageFaultM ) CauseM = 13 ;
else if ( StoreAmoPageFaultM ) CauseM = 15 ;
else if ( LoadAccessFaultM ) CauseM = 5 ;
else if ( StoreAmoAccessFaultM ) CauseM = 7 ;
else CauseM = 0 ;
2021-07-06 18:43:53 +00:00
endmodule