2022-01-05 05:52:42 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// dcache (data cache) fsm
|
|
|
|
//
|
|
|
|
// Written: ross1728@gmail.com August 25, 2021
|
|
|
|
// Implements the L1 data cache fsm
|
|
|
|
//
|
|
|
|
// Purpose: Controller for the dcache fsm
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
2022-01-07 12:58:40 +00:00
|
|
|
// MIT LICENSE
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
|
|
|
|
// software and associated documentation files (the "Software"), to deal in the Software
|
|
|
|
// without restriction, including without limitation the rights to use, copy, modify, merge,
|
|
|
|
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
|
|
|
|
// to whom the Software is furnished to do so, subject to the following conditions:
|
2022-01-05 05:52:42 +00:00
|
|
|
//
|
2022-01-07 12:58:40 +00:00
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or
|
|
|
|
// substantial portions of the Software.
|
2022-01-05 05:52:42 +00:00
|
|
|
//
|
2022-01-07 12:58:40 +00:00
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
|
|
|
|
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
|
|
|
|
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
|
|
|
|
// OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module cachefsm
|
|
|
|
(input logic clk,
|
2022-02-04 19:31:32 +00:00
|
|
|
input logic reset,
|
2022-01-05 05:52:42 +00:00
|
|
|
// inputs from IEU
|
|
|
|
input logic [1:0] RW,
|
|
|
|
input logic [1:0] Atomic,
|
2022-02-04 19:31:32 +00:00
|
|
|
input logic FlushCache,
|
2022-01-05 05:52:42 +00:00
|
|
|
// hazard inputs
|
2022-02-04 19:31:32 +00:00
|
|
|
input logic CPUBusy,
|
2022-01-05 05:52:42 +00:00
|
|
|
// interlock fsm
|
2022-02-04 19:31:32 +00:00
|
|
|
input logic IgnoreRequest,
|
2022-01-05 05:52:42 +00:00
|
|
|
// Bus inputs
|
2022-02-04 19:31:32 +00:00
|
|
|
input logic CacheBusAck,
|
2022-01-05 05:52:42 +00:00
|
|
|
// dcache internals
|
2022-02-04 19:31:32 +00:00
|
|
|
input logic CacheHit,
|
|
|
|
input logic VictimDirty,
|
|
|
|
input logic FlushAdrFlag,
|
|
|
|
input logic FlushWayFlag,
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
// hazard outputs
|
2022-02-04 19:31:32 +00:00
|
|
|
output logic CacheStall,
|
2022-01-05 05:52:42 +00:00
|
|
|
// counter outputs
|
2022-02-04 19:31:32 +00:00
|
|
|
output logic CacheMiss,
|
|
|
|
output logic CacheAccess,
|
2022-01-05 05:52:42 +00:00
|
|
|
// Bus outputs
|
2022-02-04 19:31:32 +00:00
|
|
|
output logic CacheCommitted,
|
|
|
|
output logic CacheWriteLine,
|
|
|
|
output logic CacheFetchLine,
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
// dcache internals
|
2022-01-05 20:14:01 +00:00
|
|
|
output logic [1:0] SelAdr,
|
2022-02-04 19:31:32 +00:00
|
|
|
output logic SetValid,
|
|
|
|
output logic ClearValid,
|
|
|
|
output logic SetDirty,
|
|
|
|
output logic ClearDirty,
|
|
|
|
output logic SRAMWordWriteEnable,
|
|
|
|
output logic SRAMLineWriteEnable,
|
|
|
|
output logic SelEvict,
|
|
|
|
output logic LRUWriteEn,
|
|
|
|
output logic SelFlush,
|
|
|
|
output logic FlushAdrCntEn,
|
|
|
|
output logic FlushWayCntEn,
|
|
|
|
output logic FlushAdrCntRst,
|
|
|
|
output logic FlushWayCntRst,
|
|
|
|
output logic save,
|
|
|
|
output logic restore,
|
|
|
|
output logic VDWriteEnable
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
);
|
|
|
|
|
|
|
|
logic AnyCPUReqM;
|
2022-01-26 23:37:04 +00:00
|
|
|
logic [1:0] PreSelAdr;
|
|
|
|
logic resetDelay;
|
2022-02-07 16:33:50 +00:00
|
|
|
logic DoAMO, DoRead, DoWrite, DoFlush;
|
|
|
|
logic DoAMOHit, DoReadHit, DoWriteHit;
|
|
|
|
logic DoAMOMiss, DoReadMiss, DoWriteMiss;
|
|
|
|
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
typedef enum {STATE_READY,
|
|
|
|
|
|
|
|
STATE_MISS_FETCH_WDV,
|
|
|
|
STATE_MISS_FETCH_DONE,
|
|
|
|
STATE_MISS_EVICT_DIRTY,
|
|
|
|
STATE_MISS_WRITE_CACHE_LINE,
|
|
|
|
STATE_MISS_READ_WORD,
|
|
|
|
STATE_MISS_READ_WORD_DELAY,
|
|
|
|
STATE_MISS_WRITE_WORD,
|
|
|
|
|
2022-02-03 18:03:22 +00:00
|
|
|
STATE_CPU_BUSY, // *** Ross will change
|
|
|
|
STATE_CPU_BUSY_FINISH_AMO, // *** Ross will change
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
STATE_FLUSH,
|
2022-01-05 22:57:22 +00:00
|
|
|
STATE_FLUSH_CHECK,
|
|
|
|
STATE_FLUSH_INCR,
|
2022-01-05 05:52:42 +00:00
|
|
|
STATE_FLUSH_WRITE_BACK,
|
|
|
|
STATE_FLUSH_CLEAR_DIRTY} statetype;
|
|
|
|
|
|
|
|
(* mark_debug = "true" *) statetype CurrState, NextState;
|
|
|
|
|
2022-02-07 16:33:50 +00:00
|
|
|
assign DoFlush = FlushCache & ~IgnoreRequest;
|
|
|
|
assign DoAMO = Atomic[1] & (&RW) & ~IgnoreRequest;
|
|
|
|
assign DoAMOHit = DoAMO & CacheHit;
|
|
|
|
assign DoAMOMiss = DoAMOHit & ~CacheHit;
|
|
|
|
assign DoRead = RW[1] & ~IgnoreRequest;
|
|
|
|
assign DoReadHit = DoRead & CacheHit;
|
|
|
|
assign DoReadMiss = DoRead & ~CacheHit;
|
|
|
|
assign DoWrite = RW[0] & ~IgnoreRequest;
|
|
|
|
assign DoWriteHit = DoWrite & CacheHit;
|
|
|
|
assign DoWriteMiss = DoWrite & ~CacheHit;
|
|
|
|
|
|
|
|
//assign AnyCPUReqM = |RW | (|Atomic); **** remove
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
// outputs for the performance counters.
|
2022-02-07 16:33:50 +00:00
|
|
|
assign CacheAccess = (DoAMO | DoRead | DoWrite) & CurrState == STATE_READY;
|
|
|
|
assign CacheMiss = CacheAccess & ~CacheHit;
|
2022-01-05 05:52:42 +00:00
|
|
|
|
2022-01-26 23:37:04 +00:00
|
|
|
// special case on reset. When the fsm first exists reset the
|
|
|
|
// PCNextF will no longer be pointing to the correct address.
|
|
|
|
// But PCF will be the reset vector.
|
|
|
|
flop #(1) resetDelayReg(.clk, .d(reset), .q(resetDelay));
|
|
|
|
assign SelAdr = resetDelay ? 2'b01 : PreSelAdr;
|
|
|
|
|
2022-01-05 05:52:42 +00:00
|
|
|
always_ff @(posedge clk)
|
|
|
|
if (reset) CurrState <= #1 STATE_READY;
|
|
|
|
else CurrState <= #1 NextState;
|
|
|
|
|
|
|
|
// next state logic and some state ouputs.
|
2022-02-03 18:03:22 +00:00
|
|
|
// *** Ross simplify: factor out next state and output logic
|
2022-01-05 05:52:42 +00:00
|
|
|
always_comb begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b00;
|
2022-02-07 16:54:22 +00:00
|
|
|
//VDWriteEnable = 1'b0;
|
2022-01-05 05:52:42 +00:00
|
|
|
NextState = STATE_READY;
|
|
|
|
CacheFetchLine = 1'b0;
|
|
|
|
CacheWriteLine = 1'b0;
|
2022-02-04 19:31:32 +00:00
|
|
|
save = 1'b0;
|
|
|
|
restore = 1'b0;
|
2022-01-05 05:52:42 +00:00
|
|
|
case (CurrState)
|
|
|
|
STATE_READY: begin
|
|
|
|
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b00;
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
// TLB Miss
|
|
|
|
if(IgnoreRequest) begin
|
|
|
|
// the LSU arbiter has not yet selected the PTW.
|
|
|
|
// The CPU needs to be stalled until that happens.
|
|
|
|
// If we set CacheStall for 1 cycle before going to
|
|
|
|
// PTW ready the CPU will stall.
|
|
|
|
// The page table walker asserts it's control 1 cycle
|
|
|
|
// after the TLBs miss.
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
|
|
|
|
// Flush dcache to next level of memory
|
|
|
|
else if(FlushCache) begin
|
|
|
|
NextState = STATE_FLUSH;
|
|
|
|
end
|
|
|
|
|
|
|
|
// amo hit
|
2022-01-06 22:32:49 +00:00
|
|
|
else if(Atomic[1] & (&RW) & CacheHit) begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY_FINISH_AMO;
|
2022-02-05 05:19:00 +00:00
|
|
|
if (`REPLAY) PreSelAdr = 2'b01;
|
|
|
|
else save = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
// read hit valid cached
|
2022-01-06 22:32:49 +00:00
|
|
|
else if(RW[1] & CacheHit) begin
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY;
|
2022-02-05 05:19:00 +00:00
|
|
|
if(`REPLAY) PreSelAdr = 2'b01;
|
|
|
|
else save = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
// write hit valid cached
|
2022-01-06 22:32:49 +00:00
|
|
|
else if (RW[0] & CacheHit) begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY;
|
2022-02-05 05:19:00 +00:00
|
|
|
if(`REPLAY) PreSelAdr = 2'b01;
|
|
|
|
else save = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
// read or write miss valid cached
|
2022-01-06 22:32:49 +00:00
|
|
|
else if((|RW) & ~CacheHit) begin
|
2022-01-05 05:52:42 +00:00
|
|
|
NextState = STATE_MISS_FETCH_WDV;
|
|
|
|
CacheFetchLine = 1'b1;
|
|
|
|
end
|
|
|
|
else NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_FETCH_WDV: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
if (CacheBusAck) begin
|
|
|
|
NextState = STATE_MISS_FETCH_DONE;
|
|
|
|
end else begin
|
|
|
|
NextState = STATE_MISS_FETCH_WDV;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_FETCH_DONE: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(VictimDirty) begin
|
|
|
|
NextState = STATE_MISS_EVICT_DIRTY;
|
|
|
|
CacheWriteLine = 1'b1;
|
|
|
|
end else begin
|
|
|
|
NextState = STATE_MISS_WRITE_CACHE_LINE;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_WRITE_CACHE_LINE: begin
|
|
|
|
NextState = STATE_MISS_READ_WORD;
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
//LRUWriteEn = 1'b1; // DO not update LRU on SRAM fetch update. Wait for subsequent read/write
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_READ_WORD: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
if (RW[0] & ~Atomic[1]) begin // handles stores and amo write.
|
|
|
|
NextState = STATE_MISS_WRITE_WORD;
|
|
|
|
end else begin
|
|
|
|
NextState = STATE_MISS_READ_WORD_DELAY;
|
|
|
|
// delay state is required as the read signal RW[1] is still high when we
|
|
|
|
// return to the ready state because the cache is stalling the cpu.
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_READ_WORD_DELAY: begin
|
|
|
|
if(&RW & Atomic[1]) begin // amo write
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY_FINISH_AMO;
|
2022-02-05 05:19:00 +00:00
|
|
|
if(~`REPLAY) save = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end else begin
|
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY;
|
2022-02-05 05:19:00 +00:00
|
|
|
if(`REPLAY) PreSelAdr = 2'b01;
|
|
|
|
else save = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_WRITE_WORD: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY;
|
2022-02-05 05:19:00 +00:00
|
|
|
if(`REPLAY) PreSelAdr = 2'b01;
|
|
|
|
else save = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_MISS_EVICT_DIRTY: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(CacheBusAck) begin
|
|
|
|
NextState = STATE_MISS_WRITE_CACHE_LINE;
|
|
|
|
end else begin
|
|
|
|
NextState = STATE_MISS_EVICT_DIRTY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
|
|
|
|
STATE_CPU_BUSY: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b00;
|
2022-02-04 19:31:32 +00:00
|
|
|
restore = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY;
|
2022-02-05 05:19:00 +00:00
|
|
|
if(`REPLAY) PreSelAdr = 2'b01;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_CPU_BUSY_FINISH_AMO: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b01;
|
2022-02-04 19:31:32 +00:00
|
|
|
restore = 1'b1;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(CPUBusy) begin
|
|
|
|
NextState = STATE_CPU_BUSY_FINISH_AMO;
|
|
|
|
end
|
|
|
|
else begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
2022-01-05 22:57:22 +00:00
|
|
|
STATE_FLUSH: begin
|
|
|
|
// intialize flush counters
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b10;
|
2022-01-05 22:57:22 +00:00
|
|
|
NextState = STATE_FLUSH_CHECK;
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_FLUSH_CHECK: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b10;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(VictimDirty) begin
|
|
|
|
NextState = STATE_FLUSH_WRITE_BACK;
|
|
|
|
CacheWriteLine = 1'b1;
|
2022-01-05 22:57:22 +00:00
|
|
|
end else if (FlushAdrFlag & FlushWayFlag) begin
|
2022-01-05 05:52:42 +00:00
|
|
|
NextState = STATE_READY;
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b00;
|
2022-01-05 22:57:22 +00:00
|
|
|
end else if(FlushWayFlag) begin
|
|
|
|
NextState = STATE_FLUSH_INCR;
|
2022-01-05 05:52:42 +00:00
|
|
|
end else begin
|
2022-01-05 22:57:22 +00:00
|
|
|
NextState = STATE_FLUSH_CHECK;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
end
|
2022-01-05 22:57:22 +00:00
|
|
|
|
|
|
|
STATE_FLUSH_INCR: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b10;
|
2022-01-05 22:57:22 +00:00
|
|
|
NextState = STATE_FLUSH_CHECK;
|
|
|
|
end
|
2022-01-05 05:52:42 +00:00
|
|
|
|
|
|
|
STATE_FLUSH_WRITE_BACK: begin
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b10;
|
2022-01-05 05:52:42 +00:00
|
|
|
if(CacheBusAck) begin
|
|
|
|
NextState = STATE_FLUSH_CLEAR_DIRTY;
|
|
|
|
end else begin
|
|
|
|
NextState = STATE_FLUSH_WRITE_BACK;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
STATE_FLUSH_CLEAR_DIRTY: begin
|
2022-02-07 16:54:22 +00:00
|
|
|
//VDWriteEnable = 1'b1;
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b10;
|
2022-01-05 22:57:22 +00:00
|
|
|
if(FlushAdrFlag & FlushWayFlag) begin
|
2022-01-05 05:52:42 +00:00
|
|
|
NextState = STATE_READY;
|
2022-01-26 23:37:04 +00:00
|
|
|
PreSelAdr = 2'b00;
|
2022-01-05 22:57:22 +00:00
|
|
|
end else if (FlushWayFlag) begin
|
|
|
|
NextState = STATE_FLUSH_INCR;
|
|
|
|
|
|
|
|
end else begin
|
|
|
|
NextState = STATE_FLUSH_CHECK;
|
2022-01-05 05:52:42 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
default: begin
|
|
|
|
NextState = STATE_READY;
|
|
|
|
end
|
|
|
|
endcase
|
|
|
|
end
|
|
|
|
|
|
|
|
assign CacheCommitted = CurrState != STATE_READY;
|
2022-02-07 03:50:44 +00:00
|
|
|
// *** stall missing check on amo miss?
|
2022-02-07 16:33:50 +00:00
|
|
|
assign CacheStall = (CurrState == STATE_READY & (DoFlush | DoAMOMiss | DoReadMiss | DoWriteMiss)) |
|
2022-02-07 03:39:38 +00:00
|
|
|
(CurrState == STATE_MISS_FETCH_WDV) |
|
|
|
|
(CurrState == STATE_MISS_FETCH_DONE) |
|
|
|
|
(CurrState == STATE_MISS_WRITE_CACHE_LINE) |
|
|
|
|
(CurrState == STATE_MISS_READ_WORD) |
|
|
|
|
(CurrState == STATE_MISS_EVICT_DIRTY) |
|
|
|
|
(CurrState == STATE_FLUSH) |
|
|
|
|
(CurrState == STATE_FLUSH_CHECK & ~(FlushAdrFlag & FlushWayFlag)) |
|
|
|
|
(CurrState == STATE_FLUSH_INCR) |
|
|
|
|
(CurrState == STATE_FLUSH_WRITE_BACK) |
|
|
|
|
(CurrState == STATE_FLUSH_CLEAR_DIRTY & ~(FlushAdrFlag & FlushWayFlag));
|
2022-02-07 03:50:44 +00:00
|
|
|
assign SetValid = CurrState == STATE_MISS_WRITE_CACHE_LINE;
|
|
|
|
assign ClearValid = '0;
|
|
|
|
// *** setdirty can probably be simplified by not caring about cpubusy
|
2022-02-07 16:33:50 +00:00
|
|
|
assign SetDirty = (CurrState == STATE_READY & DoAMO) |
|
|
|
|
(CurrState == STATE_READY & DoWrite) |
|
|
|
|
(CurrState == STATE_MISS_READ_WORD_DELAY & DoAMO) |
|
|
|
|
(CurrState == STATE_MISS_WRITE_WORD);
|
2022-02-07 03:50:44 +00:00
|
|
|
assign ClearDirty = (CurrState == STATE_MISS_WRITE_CACHE_LINE) |
|
|
|
|
(CurrState == STATE_FLUSH_CLEAR_DIRTY);
|
2022-02-07 16:33:50 +00:00
|
|
|
assign SRAMWordWriteEnable = (CurrState == STATE_READY & (DoAMOHit | DoWriteHit)) |
|
|
|
|
(CurrState == STATE_MISS_READ_WORD_DELAY & DoAMO) |
|
|
|
|
(CurrState == STATE_MISS_WRITE_WORD);
|
|
|
|
assign SRAMLineWriteEnable = (CurrState == STATE_MISS_WRITE_CACHE_LINE);
|
|
|
|
assign SelEvict = (CurrState == STATE_MISS_EVICT_DIRTY);
|
2022-02-07 16:43:58 +00:00
|
|
|
assign LRUWriteEn = (CurrState == STATE_READY & (DoAMOHit | DoReadHit | DoWriteHit)) |
|
|
|
|
(CurrState == STATE_MISS_READ_WORD_DELAY) |
|
|
|
|
(CurrState == STATE_MISS_WRITE_WORD);
|
|
|
|
assign SelFlush = (CurrState == STATE_FLUSH) | (CurrState == STATE_FLUSH_CHECK) |
|
|
|
|
(CurrState == STATE_FLUSH_INCR) | (CurrState == STATE_FLUSH_WRITE_BACK) |
|
|
|
|
(CurrState == STATE_FLUSH_CLEAR_DIRTY);
|
2022-02-07 17:12:28 +00:00
|
|
|
assign FlushAdrCntEn = (CurrState == STATE_FLUSH_CHECK & ~VictimDirty & FlushWayFlag & ~FlushAdrFlag) |
|
2022-02-07 16:43:58 +00:00
|
|
|
(CurrState == STATE_FLUSH_CLEAR_DIRTY & FlushWayFlag & ~FlushAdrFlag);
|
2022-02-07 17:12:28 +00:00
|
|
|
assign FlushWayCntEn = (CurrState == STATE_FLUSH_CHECK & ~VictimDirty & ~(FlushAdrFlag & FlushWayFlag)) |
|
2022-02-07 16:54:22 +00:00
|
|
|
(CurrState == STATE_FLUSH_CLEAR_DIRTY & ~(FlushAdrFlag & FlushWayFlag));
|
|
|
|
assign FlushAdrCntRst = (CurrState == STATE_READY & DoFlush);
|
|
|
|
assign FlushWayCntRst = (CurrState == STATE_READY & DoFlush) | (CurrState == STATE_FLUSH_INCR);
|
|
|
|
assign VDWriteEnable = (CurrState == STATE_FLUSH_CLEAR_DIRTY);
|
2022-02-07 03:50:44 +00:00
|
|
|
|
2022-02-07 16:43:58 +00:00
|
|
|
|
2022-01-05 05:52:42 +00:00
|
|
|
endmodule // cachefsm
|
|
|
|
|