2021-01-15 04:37:51 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// csrm.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
2021-04-08 09:12:54 +00:00
|
|
|
// dottolia@hmc.edu 7 April 2021
|
2021-01-15 04:37:51 +00:00
|
|
|
//
|
|
|
|
// Purpose: Machine-Mode Control and Status Registers
|
|
|
|
// See RISC-V Privileged Mode Specification 20190608
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
`include "wally-config.vh"
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
module csrm #(parameter
|
2021-01-15 04:37:51 +00:00
|
|
|
// Machine CSRs
|
|
|
|
MVENDORID = 12'hF11,
|
|
|
|
MARCHID = 12'hF12,
|
|
|
|
MIMPID = 12'hF13,
|
|
|
|
MHARTID = 12'hF14,
|
|
|
|
MSTATUS = 12'h300,
|
|
|
|
MISA_ADR = 12'h301,
|
|
|
|
MEDELEG = 12'h302,
|
|
|
|
MIDELEG = 12'h303,
|
|
|
|
MIE = 12'h304,
|
|
|
|
MTVEC = 12'h305,
|
|
|
|
MCOUNTEREN = 12'h306,
|
|
|
|
MSTATUSH = 12'h310,
|
|
|
|
MCOUNTINHIBIT = 12'h320,
|
|
|
|
MSCRATCH = 12'h340,
|
|
|
|
MEPC = 12'h341,
|
|
|
|
MCAUSE = 12'h342,
|
|
|
|
MTVAL = 12'h343,
|
|
|
|
MIP = 12'h344,
|
|
|
|
PMPCFG0 = 12'h3A0,
|
|
|
|
PMPCFG1 = 12'h3A1,
|
|
|
|
PMPCFG2 = 12'h3A2,
|
|
|
|
PMPCFG3 = 12'h3A3,
|
|
|
|
PMPADDR0 = 12'h3B0,
|
2021-03-25 01:58:33 +00:00
|
|
|
PMPADDR1 = 12'h3B1,
|
|
|
|
PMPADDR2 = 12'h3B2,
|
|
|
|
PMPADDR3 = 12'h3B3,
|
|
|
|
PMPADDR4 = 12'h3B4,
|
|
|
|
PMPADDR5 = 12'h3B5,
|
|
|
|
PMPADDR6 = 12'h3B6,
|
|
|
|
PMPADDR7 = 12'h3B7,
|
|
|
|
PMPADDR8 = 12'h3B8,
|
|
|
|
PMPADDR9 = 12'h3B9,
|
|
|
|
PMPADDR10 = 12'h3BA,
|
|
|
|
PMPADDR11 = 12'h3BB,
|
|
|
|
PMPADDR12 = 12'h3BC,
|
|
|
|
PMPADDR13 = 12'h3BD,
|
|
|
|
PMPADDR14 = 12'h3BE,
|
2021-01-15 04:37:51 +00:00
|
|
|
PMPADDR15 = 12'h3BF,
|
|
|
|
TSELECT = 12'h7A0,
|
|
|
|
TDATA1 = 12'h7A1,
|
|
|
|
TDATA2 = 12'h7A2,
|
|
|
|
TDATA3 = 12'h7A3,
|
|
|
|
DCSR = 12'h7B0,
|
|
|
|
DPC = 12'h7B1,
|
|
|
|
DSCRATCH0 = 12'h7B2,
|
2021-04-20 21:57:56 +00:00
|
|
|
DSCRATCH1 = 12'h7B3,
|
2021-04-21 03:50:53 +00:00
|
|
|
|
|
|
|
// Constants
|
2021-04-20 21:57:56 +00:00
|
|
|
ZERO = {(`XLEN){1'b0}},
|
|
|
|
ALL_ONES = 32'hfffffff,
|
|
|
|
MEDELEG_MASK = ~(ZERO | 1'b1 << 11),
|
|
|
|
MIDELEG_MASK = {{(`XLEN-12){1'b0}}, 12'h222}
|
|
|
|
) (
|
2021-02-02 04:44:41 +00:00
|
|
|
input logic clk, reset,
|
2021-03-31 04:18:20 +00:00
|
|
|
input logic StallW,
|
2021-02-02 04:44:41 +00:00
|
|
|
input logic CSRMWriteM, MTrapM,
|
|
|
|
input logic [11:0] CSRAdrM,
|
2021-01-23 15:48:12 +00:00
|
|
|
input logic [`XLEN-1:0] NextEPCM, NextCauseM, NextMtvalM, MSTATUS_REGW,
|
|
|
|
input logic [`XLEN-1:0] CSRWriteValM,
|
|
|
|
output logic [`XLEN-1:0] CSRMReadValM, MEPC_REGW, MTVEC_REGW,
|
2021-02-02 04:44:41 +00:00
|
|
|
output logic [31:0] MCOUNTEREN_REGW, MCOUNTINHIBIT_REGW,
|
2021-05-03 21:37:42 +00:00
|
|
|
output logic [`XLEN-1:0] MEDELEG_REGW, MIDELEG_REGW,
|
|
|
|
// 64-bit registers in RV64, or two 32-bit registers in RV32
|
|
|
|
output logic [63:0] PMPCFG01_REGW, PMPCFG23_REGW,
|
2021-06-08 19:29:22 +00:00
|
|
|
output var logic [`XLEN-1:0] PMPADDR_ARRAY_REGW [0:`PMP_ENTRIES-1],
|
2021-02-02 04:44:41 +00:00
|
|
|
input logic [11:0] MIP_REGW, MIE_REGW,
|
|
|
|
output logic WriteMSTATUSM,
|
2021-04-08 09:12:54 +00:00
|
|
|
output logic IllegalCSRMAccessM, IllegalCSRMWriteReadonlyM
|
2021-01-15 04:37:51 +00:00
|
|
|
);
|
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
logic [`XLEN-1:0] MISA_REGW;
|
2021-04-30 00:42:14 +00:00
|
|
|
logic [`XLEN-1:0] MSCRATCH_REGW, MCAUSE_REGW, MTVAL_REGW;
|
2021-04-20 21:57:56 +00:00
|
|
|
|
2021-01-15 04:37:51 +00:00
|
|
|
logic WriteMTVECM, WriteMEDELEGM, WriteMIDELEGM;
|
|
|
|
logic WriteMSCRATCHM, WriteMEPCM, WriteMCAUSEM, WriteMTVALM;
|
|
|
|
logic WriteMCOUNTERENM, WriteMCOUNTINHIBITM;
|
2021-01-29 23:06:36 +00:00
|
|
|
logic WritePMPCFG0M, WritePMPCFG2M;
|
2021-03-25 01:58:33 +00:00
|
|
|
logic WritePMPADDRM [0:15];
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-04-22 19:35:20 +00:00
|
|
|
localparam MISA_26 = (`MISA) & 32'h03ffffff;
|
|
|
|
|
2021-01-15 04:37:51 +00:00
|
|
|
// MISA is hardwired. Spec says it could be written to disable features, but this is not supported by Wally
|
2021-04-22 19:35:20 +00:00
|
|
|
assign MISA_REGW = {(`XLEN == 32 ? 2'b01 : 2'b10), {(`XLEN-28){1'b0}}, MISA_26[25:0]};
|
2021-01-15 04:37:51 +00:00
|
|
|
|
|
|
|
// Write machine Mode CSRs
|
2021-03-31 04:18:20 +00:00
|
|
|
assign WriteMSTATUSM = CSRMWriteM && (CSRAdrM == MSTATUS) && ~StallW;
|
|
|
|
assign WriteMTVECM = CSRMWriteM && (CSRAdrM == MTVEC) && ~StallW;
|
|
|
|
assign WriteMEDELEGM = CSRMWriteM && (CSRAdrM == MEDELEG) && ~StallW;
|
|
|
|
assign WriteMIDELEGM = CSRMWriteM && (CSRAdrM == MIDELEG) && ~StallW;
|
|
|
|
assign WriteMSCRATCHM = CSRMWriteM && (CSRAdrM == MSCRATCH) && ~StallW;
|
|
|
|
assign WriteMEPCM = MTrapM | (CSRMWriteM && (CSRAdrM == MEPC)) && ~StallW;
|
|
|
|
assign WriteMCAUSEM = MTrapM | (CSRMWriteM && (CSRAdrM == MCAUSE)) && ~StallW;
|
|
|
|
assign WriteMTVALM = MTrapM | (CSRMWriteM && (CSRAdrM == MTVAL)) && ~StallW;
|
|
|
|
assign WritePMPCFG0M = (CSRMWriteM && (CSRAdrM == PMPCFG0)) && ~StallW;
|
|
|
|
assign WritePMPCFG2M = (CSRMWriteM && (CSRAdrM == PMPCFG2)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[0] = (CSRMWriteM && (CSRAdrM == PMPADDR0)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[1] = (CSRMWriteM && (CSRAdrM == PMPADDR1)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[2] = (CSRMWriteM && (CSRAdrM == PMPADDR2)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[3] = (CSRMWriteM && (CSRAdrM == PMPADDR3)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[4] = (CSRMWriteM && (CSRAdrM == PMPADDR4)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[5] = (CSRMWriteM && (CSRAdrM == PMPADDR5)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[6] = (CSRMWriteM && (CSRAdrM == PMPADDR6)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[7] = (CSRMWriteM && (CSRAdrM == PMPADDR7)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[8] = (CSRMWriteM && (CSRAdrM == PMPADDR8)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[9] = (CSRMWriteM && (CSRAdrM == PMPADDR9)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[10] = (CSRMWriteM && (CSRAdrM == PMPADDR10)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[11] = (CSRMWriteM && (CSRAdrM == PMPADDR11)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[12] = (CSRMWriteM && (CSRAdrM == PMPADDR12)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[13] = (CSRMWriteM && (CSRAdrM == PMPADDR13)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[14] = (CSRMWriteM && (CSRAdrM == PMPADDR14)) && ~StallW;
|
|
|
|
assign WritePMPADDRM[15] = (CSRMWriteM && (CSRAdrM == PMPADDR15)) && ~StallW;
|
|
|
|
assign WriteMCOUNTERENM = CSRMWriteM && (CSRAdrM == MCOUNTEREN) && ~StallW;
|
|
|
|
assign WriteMCOUNTINHIBITM = CSRMWriteM && (CSRAdrM == MCOUNTINHIBIT) && ~StallW;
|
2021-01-15 04:37:51 +00:00
|
|
|
|
2021-04-08 09:12:54 +00:00
|
|
|
assign IllegalCSRMWriteReadonlyM = CSRMWriteM && (CSRAdrM == MVENDORID || CSRAdrM == MARCHID || CSRAdrM == MIMPID || CSRAdrM == MHARTID);
|
|
|
|
|
2021-01-15 04:37:51 +00:00
|
|
|
// CSRs
|
2021-05-03 21:54:57 +00:00
|
|
|
flopenl #(`XLEN) MTVECreg(clk, reset, WriteMTVECM, {CSRWriteValM[`XLEN-1:2], 1'b0, CSRWriteValM[0]}, `XLEN'b0, MTVEC_REGW); //busybear: changed reset value to 0
|
2021-01-15 04:37:51 +00:00
|
|
|
generate
|
|
|
|
if (`S_SUPPORTED | (`U_SUPPORTED & `N_SUPPORTED)) begin // DELEG registers should exist
|
2021-04-20 21:57:56 +00:00
|
|
|
flopenl #(`XLEN) MEDELEGreg(clk, reset, WriteMEDELEGM, CSRWriteValM & MEDELEG_MASK, ZERO, MEDELEG_REGW);
|
|
|
|
flopenl #(`XLEN) MIDELEGreg(clk, reset, WriteMIDELEGM, CSRWriteValM & MIDELEG_MASK, ZERO, MIDELEG_REGW);
|
2021-01-15 04:37:51 +00:00
|
|
|
end else begin
|
|
|
|
assign MEDELEG_REGW = 0;
|
|
|
|
assign MIDELEG_REGW = 0;
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
2021-01-23 15:48:12 +00:00
|
|
|
// flopenl #(`XLEN) MIPreg(clk, reset, WriteMIPM, CSRWriteValM, zero, MIP_REGW);
|
|
|
|
// flopenl #(`XLEN) MIEreg(clk, reset, WriteMIEM, CSRWriteValM, zero, MIE_REGW);
|
|
|
|
flopenr #(`XLEN) MSCRATCHreg(clk, reset, WriteMSCRATCHM, CSRWriteValM, MSCRATCH_REGW);
|
|
|
|
flopenr #(`XLEN) MEPCreg(clk, reset, WriteMEPCM, NextEPCM, MEPC_REGW);
|
2021-01-29 23:06:36 +00:00
|
|
|
flopenr #(`XLEN) MCAUSEreg(clk, reset, WriteMCAUSEM, NextCauseM, MCAUSE_REGW);
|
2021-01-23 15:48:12 +00:00
|
|
|
flopenr #(`XLEN) MTVALreg(clk, reset, WriteMTVALM, NextMtvalM, MTVAL_REGW);
|
2021-03-18 16:50:19 +00:00
|
|
|
generate
|
|
|
|
if (`OVPSIM_CSR_CONFIG)
|
|
|
|
flopenl #(32) MCOUNTERENreg(clk, reset, WriteMCOUNTERENM, {CSRWriteValM[31:2],1'b0,CSRWriteValM[0]}, 32'b0, MCOUNTEREN_REGW);
|
|
|
|
else
|
2021-04-20 21:57:56 +00:00
|
|
|
flopenl #(32) MCOUNTERENreg(clk, reset, WriteMCOUNTERENM, CSRWriteValM[31:0], ALL_ONES, MCOUNTEREN_REGW);
|
2021-03-18 16:50:19 +00:00
|
|
|
endgenerate
|
2021-04-20 21:57:56 +00:00
|
|
|
flopenl #(32) MCOUNTINHIBITreg(clk, reset, WriteMCOUNTINHIBITM, CSRWriteValM[31:0], ALL_ONES, MCOUNTINHIBIT_REGW);
|
2021-03-25 01:58:33 +00:00
|
|
|
|
2021-06-08 19:29:22 +00:00
|
|
|
// There are PMP_ENTRIES = 0, 16, or 64 PMPADDR registers, each of which has its own flop
|
2021-03-25 01:58:33 +00:00
|
|
|
generate
|
|
|
|
genvar i;
|
2021-06-08 19:29:22 +00:00
|
|
|
for (i = 0; i < `PMP_ENTRIES-1; i++) begin: pmp_flop
|
2021-03-25 01:58:33 +00:00
|
|
|
flopenr #(`XLEN) PMPADDRreg(clk, reset, WritePMPADDRM[i], CSRWriteValM, PMPADDR_ARRAY_REGW[i]);
|
|
|
|
end
|
|
|
|
endgenerate
|
|
|
|
|
2021-01-29 23:06:36 +00:00
|
|
|
// PMPCFG registers are a pair of 64-bit in RV64 and four 32-bit in RV32
|
|
|
|
generate
|
|
|
|
if (`XLEN==64) begin
|
|
|
|
flopenr #(`XLEN) PMPCFG01reg(clk, reset, WritePMPCFG0M, CSRWriteValM, PMPCFG01_REGW);
|
|
|
|
flopenr #(`XLEN) PMPCFG23reg(clk, reset, WritePMPCFG2M, CSRWriteValM, PMPCFG23_REGW);
|
|
|
|
end else begin
|
|
|
|
logic WritePMPCFG1M, WritePMPCFG3M;
|
|
|
|
assign WritePMPCFG1M = MTrapM | (CSRMWriteM && (CSRAdrM == PMPCFG1));
|
|
|
|
assign WritePMPCFG3M = MTrapM | (CSRMWriteM && (CSRAdrM == PMPCFG3));
|
|
|
|
flopenr #(`XLEN) PMPCFG0reg(clk, reset, WritePMPCFG0M, CSRWriteValM, PMPCFG01_REGW[31:0]);
|
|
|
|
flopenr #(`XLEN) PMPCFG1reg(clk, reset, WritePMPCFG1M, CSRWriteValM, PMPCFG01_REGW[63:32]);
|
|
|
|
flopenr #(`XLEN) PMPCFG2reg(clk, reset, WritePMPCFG2M, CSRWriteValM, PMPCFG23_REGW[31:0]);
|
|
|
|
flopenr #(`XLEN) PMPCFG3reg(clk, reset, WritePMPCFG3M, CSRWriteValM, PMPCFG23_REGW[63:32]);
|
|
|
|
end
|
|
|
|
endgenerate
|
2021-01-15 04:37:51 +00:00
|
|
|
// Read machine mode CSRs
|
|
|
|
always_comb begin
|
|
|
|
IllegalCSRMAccessM = !(`S_SUPPORTED | `U_SUPPORTED & `N_SUPPORTED) &&
|
|
|
|
(CSRAdrM == MEDELEG || CSRAdrM == MIDELEG); // trap on DELEG register access when no S or N-mode
|
|
|
|
case (CSRAdrM)
|
|
|
|
MISA_ADR: CSRMReadValM = MISA_REGW;
|
|
|
|
MVENDORID: CSRMReadValM = 0;
|
|
|
|
MARCHID: CSRMReadValM = 0;
|
|
|
|
MIMPID: CSRMReadValM = 'h100; // pipelined implementation
|
|
|
|
MHARTID: CSRMReadValM = 0;
|
|
|
|
MSTATUS: CSRMReadValM = MSTATUS_REGW;
|
|
|
|
MSTATUSH: CSRMReadValM = 0; // flush this out later if MBE and SBE fields are supported
|
|
|
|
MTVEC: CSRMReadValM = MTVEC_REGW;
|
|
|
|
MEDELEG: CSRMReadValM = MEDELEG_REGW;
|
|
|
|
MIDELEG: CSRMReadValM = MIDELEG_REGW;
|
2021-01-23 15:48:12 +00:00
|
|
|
MIP: CSRMReadValM = {{(`XLEN-12){1'b0}}, MIP_REGW};
|
|
|
|
MIE: CSRMReadValM = {{(`XLEN-12){1'b0}}, MIE_REGW};
|
2021-01-15 04:37:51 +00:00
|
|
|
MSCRATCH: CSRMReadValM = MSCRATCH_REGW;
|
|
|
|
MEPC: CSRMReadValM = MEPC_REGW;
|
|
|
|
MCAUSE: CSRMReadValM = MCAUSE_REGW;
|
|
|
|
MTVAL: CSRMReadValM = MTVAL_REGW;
|
2021-01-23 15:48:12 +00:00
|
|
|
MCOUNTEREN:CSRMReadValM = {{(`XLEN-32){1'b0}}, MCOUNTEREN_REGW};
|
|
|
|
MCOUNTINHIBIT:CSRMReadValM = {{(`XLEN-32){1'b0}}, MCOUNTINHIBIT_REGW};
|
2021-01-29 23:06:36 +00:00
|
|
|
PMPCFG0: CSRMReadValM = PMPCFG01_REGW[`XLEN-1:0];
|
|
|
|
PMPCFG1: CSRMReadValM = {{(`XLEN-32){1'b0}}, PMPCFG01_REGW[63:31]};
|
|
|
|
PMPCFG2: CSRMReadValM = PMPCFG23_REGW[`XLEN-1:0];
|
2021-01-30 04:43:48 +00:00
|
|
|
PMPCFG3: CSRMReadValM = {{(`XLEN-32){1'b0}}, PMPCFG23_REGW[63:31]};
|
2021-06-08 19:29:22 +00:00
|
|
|
PMPADDR0: CSRMReadValM = PMPADDR_ARRAY_REGW[0]; // *** make configurable
|
2021-03-25 01:58:33 +00:00
|
|
|
PMPADDR1: CSRMReadValM = PMPADDR_ARRAY_REGW[1];
|
|
|
|
PMPADDR2: CSRMReadValM = PMPADDR_ARRAY_REGW[2];
|
|
|
|
PMPADDR3: CSRMReadValM = PMPADDR_ARRAY_REGW[3];
|
|
|
|
PMPADDR4: CSRMReadValM = PMPADDR_ARRAY_REGW[4];
|
|
|
|
PMPADDR5: CSRMReadValM = PMPADDR_ARRAY_REGW[5];
|
|
|
|
PMPADDR6: CSRMReadValM = PMPADDR_ARRAY_REGW[6];
|
|
|
|
PMPADDR7: CSRMReadValM = PMPADDR_ARRAY_REGW[7];
|
|
|
|
PMPADDR8: CSRMReadValM = PMPADDR_ARRAY_REGW[8];
|
|
|
|
PMPADDR9: CSRMReadValM = PMPADDR_ARRAY_REGW[9];
|
|
|
|
PMPADDR10: CSRMReadValM = PMPADDR_ARRAY_REGW[10];
|
|
|
|
PMPADDR11: CSRMReadValM = PMPADDR_ARRAY_REGW[11];
|
|
|
|
PMPADDR12: CSRMReadValM = PMPADDR_ARRAY_REGW[12];
|
|
|
|
PMPADDR13: CSRMReadValM = PMPADDR_ARRAY_REGW[13];
|
|
|
|
PMPADDR14: CSRMReadValM = PMPADDR_ARRAY_REGW[14];
|
|
|
|
PMPADDR15: CSRMReadValM = PMPADDR_ARRAY_REGW[15];
|
2021-01-15 04:37:51 +00:00
|
|
|
default: begin
|
|
|
|
CSRMReadValM = 0;
|
|
|
|
IllegalCSRMAccessM = 1;
|
|
|
|
end
|
|
|
|
endcase
|
|
|
|
end
|
|
|
|
endmodule
|