2022-01-14 04:21:43 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// simpleram.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
2022-01-20 16:02:08 +00:00
|
|
|
// Purpose: On-chip SIMPLERAM, external to core
|
2022-01-14 04:21:43 +00:00
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// MIT LICENSE
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
|
|
|
|
// software and associated documentation files (the "Software"), to deal in the Software
|
|
|
|
// without restriction, including without limitation the rights to use, copy, modify, merge,
|
|
|
|
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
|
|
|
|
// to whom the Software is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or
|
|
|
|
// substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
|
|
|
|
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
|
|
|
|
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
|
|
|
|
// OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module simpleram #(parameter BASE=0, RANGE = 65535) (
|
2022-01-25 17:34:15 +00:00
|
|
|
input logic clk,
|
2022-01-25 18:26:31 +00:00
|
|
|
input logic [31:0] a,
|
|
|
|
input logic we,
|
|
|
|
input logic [`XLEN-1:0] wd,
|
|
|
|
output logic [`XLEN-1:0] rd
|
2022-01-14 04:21:43 +00:00
|
|
|
);
|
|
|
|
|
|
|
|
localparam MemStartAddr = BASE>>(1+`XLEN/32);
|
|
|
|
localparam MemEndAddr = (RANGE+BASE)>>1+(`XLEN/32);
|
|
|
|
|
|
|
|
logic [`XLEN-1:0] RAM[BASE>>(1+`XLEN/32):(RANGE+BASE)>>1+(`XLEN/32)];
|
2022-01-25 18:26:31 +00:00
|
|
|
logic [31:0] ad;
|
2022-01-14 04:21:43 +00:00
|
|
|
|
2022-01-25 18:26:31 +00:00
|
|
|
flop #(32) areg(clk, a, ad);
|
2022-01-14 04:21:43 +00:00
|
|
|
|
|
|
|
/* verilator lint_off WIDTH */
|
|
|
|
if (`XLEN == 64) begin:ramrw
|
2022-01-25 17:34:15 +00:00
|
|
|
always_ff @(posedge clk) begin
|
2022-01-25 18:26:31 +00:00
|
|
|
if (we) RAM[ad[31:3]] <= #1 wd;
|
2022-01-14 04:21:43 +00:00
|
|
|
end
|
|
|
|
end else begin
|
2022-01-25 17:34:15 +00:00
|
|
|
always_ff @(posedge clk) begin:ramrw
|
2022-01-25 18:26:31 +00:00
|
|
|
if (we) RAM[ad[31:2]] <= #1 wd;
|
2022-01-14 04:21:43 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// read
|
|
|
|
if(`XLEN == 64) begin: ramr
|
2022-01-25 18:26:31 +00:00
|
|
|
assign rd = RAM[ad[31:3]];
|
2022-01-14 04:21:43 +00:00
|
|
|
end else begin
|
2022-01-25 18:26:31 +00:00
|
|
|
assign rd = RAM[ad[31:2]];
|
2022-01-14 04:21:43 +00:00
|
|
|
end
|
|
|
|
|
|
|
|
/* verilator lint_on WIDTH */
|
|
|
|
endmodule
|
|
|
|
|