cvw/pipelined/src/cache/dcachefsm.sv

399 lines
10 KiB
Systemverilog
Raw Normal View History

///////////////////////////////////////////
// dcache (data cache) fsm
//
// Written: ross1728@gmail.com August 25, 2021
// Implements the L1 data cache fsm
//
// Purpose: Controller for the dcache fsm
//
// A component of the Wally configurable RISC-V project.
//
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
//
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
// is furnished to do so, subject to the following conditions:
//
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
//
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
///////////////////////////////////////////
`include "wally-config.vh"
module dcachefsm
(input logic clk,
2021-12-13 23:16:13 +00:00
input logic reset,
// inputs from IEU
2021-12-30 03:26:15 +00:00
input logic [1:0] LsuRWM,
input logic [1:0] LsuAtomicM,
2021-12-13 23:16:13 +00:00
input logic FlushDCacheM,
// hazard inputs
2021-12-20 04:21:03 +00:00
input logic CPUBusy,
2021-12-13 23:16:13 +00:00
input logic CacheableM,
// interlock fsm
input logic IgnoreRequest,
// Bus inputs
input logic DCacheBusAck,
// dcache internals
2021-12-13 23:16:13 +00:00
input logic CacheHit,
input logic VictimDirty,
input logic FlushAdrFlag,
// hazard outputs
2021-12-13 23:16:13 +00:00
output logic DCacheStall,
// counter outputs
2021-12-13 23:16:13 +00:00
output logic DCacheMiss,
output logic DCacheAccess,
// Bus outputs
output logic DCacheCommittedM,
output logic DCacheWriteLine,
output logic DCacheFetchLine,
// dcache internals
output logic [1:0] SelAdrM,
2021-12-13 23:16:13 +00:00
output logic SetValid,
output logic ClearValid,
output logic SetDirty,
output logic ClearDirty,
output logic SRAMWordWriteEnableM,
2022-01-05 04:08:18 +00:00
output logic SRAMLineWriteEnableM,
2021-12-13 23:16:13 +00:00
output logic SelEvict,
output logic LRUWriteEn,
output logic SelFlush,
output logic FlushAdrCntEn,
output logic FlushWayCntEn,
output logic FlushAdrCntRst,
output logic FlushWayCntRst,
output logic VDWriteEnable
);
2021-12-13 23:16:13 +00:00
logic AnyCPUReqM;
2021-12-13 23:16:13 +00:00
typedef enum {STATE_READY,
STATE_MISS_FETCH_WDV,
STATE_MISS_FETCH_DONE,
STATE_MISS_EVICT_DIRTY,
2022-01-05 04:08:18 +00:00
STATE_MISS_WRITE_CACHE_LINE,
2021-12-13 23:16:13 +00:00
STATE_MISS_READ_WORD,
STATE_MISS_READ_WORD_DELAY,
STATE_MISS_WRITE_WORD,
STATE_CPU_BUSY,
STATE_CPU_BUSY_FINISH_AMO,
STATE_FLUSH,
STATE_FLUSH_WRITE_BACK,
STATE_FLUSH_CLEAR_DIRTY} statetype;
2021-10-20 20:52:05 +00:00
(* mark_debug = "true" *) statetype CurrState, NextState;
2021-12-30 03:26:15 +00:00
assign AnyCPUReqM = |LsuRWM | (|LsuAtomicM);
// outputs for the performance counters.
assign DCacheAccess = AnyCPUReqM & CacheableM & CurrState == STATE_READY;
assign DCacheMiss = DCacheAccess & CacheableM & ~CacheHit;
always_ff @(posedge clk)
if (reset) CurrState <= #1 STATE_READY;
else CurrState <= #1 NextState;
// next state logic and some state ouputs.
always_comb begin
DCacheStall = 1'b0;
SelAdrM = 2'b00;
SetValid = 1'b0;
ClearValid = 1'b0;
SetDirty = 1'b0;
ClearDirty = 1'b0;
SRAMWordWriteEnableM = 1'b0;
2022-01-05 04:08:18 +00:00
SRAMLineWriteEnableM = 1'b0;
SelEvict = 1'b0;
LRUWriteEn = 1'b0;
2021-09-16 21:56:48 +00:00
SelFlush = 1'b0;
FlushAdrCntEn = 1'b0;
FlushWayCntEn = 1'b0;
FlushAdrCntRst = 1'b0;
FlushWayCntRst = 1'b0;
VDWriteEnable = 1'b0;
NextState = STATE_READY;
DCacheFetchLine = 1'b0;
DCacheWriteLine = 1'b0;
case (CurrState)
STATE_READY: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b0;
SelAdrM = 2'b00;
SRAMWordWriteEnableM = 1'b0;
SetDirty = 1'b0;
LRUWriteEn = 1'b0;
// TLB Miss
if(IgnoreRequest) begin
2021-12-13 23:16:13 +00:00
// the LSU arbiter has not yet selected the PTW.
// The CPU needs to be stalled until that happens.
// If we set DCacheStall for 1 cycle before going to
// PTW ready the CPU will stall.
// The page table walker asserts it's control 1 cycle
// after the TLBs miss.
SelAdrM = 2'b01;
NextState = STATE_READY;
2021-12-13 23:16:13 +00:00
end
// Flush dcache to next level of memory
else if(FlushDCacheM) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_FLUSH;
DCacheStall = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b10;
2021-12-13 23:16:13 +00:00
FlushAdrCntRst = 1'b1;
FlushWayCntRst = 1'b1;
end
// amo hit
2021-12-30 03:26:15 +00:00
else if(LsuAtomicM[1] & (&LsuRWM) & CacheableM & CacheHit) begin
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b0;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY_FINISH_AMO;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
end
else begin
SRAMWordWriteEnableM = 1'b1;
SetDirty = 1'b1;
LRUWriteEn = 1'b1;
NextState = STATE_READY;
end
end
// read hit valid cached
2021-12-30 03:26:15 +00:00
else if(LsuRWM[1] & CacheableM & CacheHit) begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b0;
LRUWriteEn = 1'b1;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
end
else begin
NextState = STATE_READY;
end
end
// write hit valid cached
2021-12-30 03:26:15 +00:00
else if (LsuRWM[0] & CacheableM & CacheHit) begin
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b0;
SRAMWordWriteEnableM = 1'b1;
SetDirty = 1'b1;
LRUWriteEn = 1'b1;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
end
else begin
NextState = STATE_READY;
end
end
// read or write miss valid cached
2021-12-30 03:26:15 +00:00
else if((|LsuRWM) & CacheableM & ~CacheHit) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_MISS_FETCH_WDV;
DCacheStall = 1'b1;
DCacheFetchLine = 1'b1;
2021-12-13 23:16:13 +00:00
end
else NextState = STATE_READY;
end
STATE_MISS_FETCH_WDV: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
if (DCacheBusAck) begin
NextState = STATE_MISS_FETCH_DONE;
end else begin
NextState = STATE_MISS_FETCH_WDV;
end
end
STATE_MISS_FETCH_DONE: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
if(VictimDirty) begin
NextState = STATE_MISS_EVICT_DIRTY;
DCacheWriteLine = 1'b1;
2021-12-13 23:16:13 +00:00
end else begin
2022-01-05 04:08:18 +00:00
NextState = STATE_MISS_WRITE_CACHE_LINE;
2021-12-13 23:16:13 +00:00
end
end
2022-01-05 04:08:18 +00:00
STATE_MISS_WRITE_CACHE_LINE: begin
SRAMLineWriteEnableM = 1'b1;
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
NextState = STATE_MISS_READ_WORD;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
SetValid = 1'b1;
ClearDirty = 1'b1;
//LRUWriteEn = 1'b1; // DO not update LRU on SRAM fetch update. Wait for subsequent read/write
end
STATE_MISS_READ_WORD: begin
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
2021-12-30 03:26:15 +00:00
if (LsuRWM[0] & ~LsuAtomicM[1]) begin // handles stores and amo write.
2021-12-13 23:16:13 +00:00
NextState = STATE_MISS_WRITE_WORD;
end else begin
NextState = STATE_MISS_READ_WORD_DELAY;
2021-12-30 03:26:15 +00:00
// delay state is required as the read signal LsuRWM[1] is still high when we
2021-12-13 23:16:13 +00:00
// return to the ready state because the cache is stalling the cpu.
end
end
STATE_MISS_READ_WORD_DELAY: begin
2021-12-29 16:58:02 +00:00
//SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
SRAMWordWriteEnableM = 1'b0;
SetDirty = 1'b0;
LRUWriteEn = 1'b0;
2021-12-30 03:26:15 +00:00
if(&LsuRWM & LsuAtomicM[1]) begin // amo write
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY_FINISH_AMO;
end
else begin
SRAMWordWriteEnableM = 1'b1;
SetDirty = 1'b1;
LRUWriteEn = 1'b1;
NextState = STATE_READY;
end
end else begin
LRUWriteEn = 1'b1;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
end
else begin
NextState = STATE_READY;
end
end
end
STATE_MISS_WRITE_WORD: begin
2021-12-13 23:16:13 +00:00
SRAMWordWriteEnableM = 1'b1;
SetDirty = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
LRUWriteEn = 1'b1;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
end
else begin
NextState = STATE_READY;
end
end
STATE_MISS_EVICT_DIRTY: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
SelEvict = 1'b1;
if(DCacheBusAck) begin
2022-01-05 04:08:18 +00:00
NextState = STATE_MISS_WRITE_CACHE_LINE;
2021-12-13 23:16:13 +00:00
end else begin
NextState = STATE_MISS_EVICT_DIRTY;
end
end
STATE_CPU_BUSY: begin
2021-12-13 23:16:13 +00:00
SelAdrM = 2'b00;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
end
else begin
NextState = STATE_READY;
end
end
STATE_CPU_BUSY_FINISH_AMO: begin
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b01;
2021-12-13 23:16:13 +00:00
SRAMWordWriteEnableM = 1'b0;
SetDirty = 1'b0;
LRUWriteEn = 1'b0;
2021-12-20 04:21:03 +00:00
if(CPUBusy) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_CPU_BUSY_FINISH_AMO;
end
else begin
SRAMWordWriteEnableM = 1'b1;
SetDirty = 1'b1;
LRUWriteEn = 1'b1;
NextState = STATE_READY;
end
end
STATE_FLUSH: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b10;
2021-12-13 23:16:13 +00:00
SelFlush = 1'b1;
FlushAdrCntEn = 1'b1;
FlushWayCntEn = 1'b1;
if(VictimDirty) begin
NextState = STATE_FLUSH_WRITE_BACK;
FlushAdrCntEn = 1'b0;
FlushWayCntEn = 1'b0;
DCacheWriteLine = 1'b1;
2021-12-13 23:16:13 +00:00
end else if (FlushAdrFlag) begin
NextState = STATE_READY;
DCacheStall = 1'b0;
FlushAdrCntEn = 1'b0;
FlushWayCntEn = 1'b0;
end else begin
NextState = STATE_FLUSH;
end
end
STATE_FLUSH_WRITE_BACK: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b10;
2021-12-13 23:16:13 +00:00
SelFlush = 1'b1;
if(DCacheBusAck) begin
2021-12-13 23:16:13 +00:00
NextState = STATE_FLUSH_CLEAR_DIRTY;
end else begin
NextState = STATE_FLUSH_WRITE_BACK;
end
end
STATE_FLUSH_CLEAR_DIRTY: begin
2021-12-13 23:16:13 +00:00
DCacheStall = 1'b1;
ClearDirty = 1'b1;
VDWriteEnable = 1'b1;
SelFlush = 1'b1;
2021-12-29 16:58:02 +00:00
SelAdrM = 2'b10;
2021-12-13 23:16:13 +00:00
FlushAdrCntEn = 1'b0;
FlushWayCntEn = 1'b0;
if(FlushAdrFlag) begin
NextState = STATE_READY;
DCacheStall = 1'b0;
SelAdrM = 2'b00;
end else begin
NextState = STATE_FLUSH;
FlushAdrCntEn = 1'b1;
FlushWayCntEn = 1'b1;
end
end
default: begin
2021-12-13 23:16:13 +00:00
NextState = STATE_READY;
end
endcase
end
assign DCacheCommittedM = CurrState != STATE_READY;
endmodule // dcachefsm