.. |
fdivsqrt.sv
|
Added conditional OTFC swap for simplified int postprocessing
|
2022-11-06 23:09:09 +00:00 |
fdivsqrtfgen2.sv
|
renamed q to u for unified digit selection
|
2022-09-20 04:35:14 -07:00 |
fdivsqrtfgen4.sv
|
renamed u to udigit to avoid conflict with U
|
2022-09-20 19:29:23 -07:00 |
fdivsqrtfsm.sv
|
Adding start signals for integer divider to fdivsqrt
|
2022-09-29 16:30:25 -07:00 |
fdivsqrtiter.sv
|
propagated otfc swap to Rad2 and 4 qslc
|
2022-11-06 23:32:38 +00:00 |
fdivsqrtpostproc.sv
|
Added n, p, and m signals between fdivsqrt submodules. Added w64 and mdue to divsqrt testbench.
|
2022-11-06 22:08:18 +00:00 |
fdivsqrtpreproc.sv
|
Added conditional OTFC swap for simplified int postprocessing
|
2022-11-06 23:09:09 +00:00 |
fdivsqrtqsel2.sv
|
propagated otfc swap to Rad2 and 4 qslc
|
2022-11-06 23:32:38 +00:00 |
fdivsqrtqsel4.sv
|
New fdivsqrtqsel4cmp module based on comparators rather than table lookup
|
2022-10-09 04:47:44 -07:00 |
fdivsqrtqsel4cmp.sv
|
propagated otfc swap to Rad2 and 4 qslc
|
2022-11-06 23:32:38 +00:00 |
fdivsqrtstage2.sv
|
propagated otfc swap to Rad2 and 4 qslc
|
2022-11-06 23:32:38 +00:00 |
fdivsqrtstage4.sv
|
propagated otfc swap to Rad2 and 4 qslc
|
2022-11-06 23:32:38 +00:00 |
fdivsqrtuotfc2.sv
|
renamed q to u for unified digit selection
|
2022-09-20 04:35:14 -07:00 |
fdivsqrtuotfc4.sv
|
renamed u to udigit to avoid conflict with U
|
2022-09-20 19:29:23 -07:00 |