cvw/tests/coverage
Liam 309a56b8f8 pmpaddr0 and pmpaddr2 test cases
Writing 0x00170000 and 0x17000000 to pmpaddr0 and pmpaddr2.
Increased IFU coverage from 83.53% to 83.68% and LSU coverage from 93.29% to 93.45%.
2023-04-25 15:37:04 -07:00
..
csrwrites.S
dcache1.py Cover CacheWay edge case: CacheDataMem we=1 while ce=0. 2023-04-19 01:34:01 -07:00
dcache1.S Cover CacheWay edge case: CacheDataMem we=1 while ce=0. 2023-04-19 01:34:01 -07:00
dcache2.S add D$ test case to trigger a FlushStage while SetDirtyWay=1 2023-04-19 01:34:01 -07:00
ebu.S
fpu.S Attempted to cause interrupt during fdivsqrt. Fixed enabling fpu in fpu.S. Fdivsqrt exclusions for coverage. 2023-04-22 12:22:45 -07:00
ieu.S
ifu.S
ifuCamlineWrite.S Increase of TLB coverage in IFU 2023-04-17 18:35:03 -07:00
lsu.S add back K. Box and M. Cook Lsu test 2023-04-13 17:50:18 -07:00
Makefile
pmp.S
pmpcfg1.S Add test cases for pmpcfg.S 2023-04-18 23:06:52 -07:00
pmpcfg2.S Add test cases for pmpcfg.S 2023-04-18 23:06:52 -07:00
pmpcfg.S pmpaddr0 and pmpaddr2 test cases 2023-04-25 15:37:04 -07:00
priv.S Completely covers all PMPCFG_ARRAY_REGW cases 2023-04-18 21:50:48 -07:00
tlbASID.S Commiting changes to add coverage to ASID, Global, Megapage size checks. 2023-04-20 14:38:13 -07:00
tlbGLB.S Commiting changes to add coverage to ASID, Global, Megapage size checks. 2023-04-20 14:38:13 -07:00
tlbKP.S update tests.vh, add tlbKP to load all lines of tlb 2023-04-13 15:13:55 -07:00
tlbM3.S Add in a test that makes match 3 = 0 for all tlb lines 2023-04-20 14:50:06 -07:00
tlbMP.S Commiting changes to add coverage to ASID, Global, Megapage size checks. 2023-04-20 14:38:13 -07:00
vm64check.S
WALLY-init-lib.h Attempted to cause interrupt during fdivsqrt. Fixed enabling fpu in fpu.S. Fdivsqrt exclusions for coverage. 2023-04-22 12:22:45 -07:00