forked from Github_Repos/cvw
added clock gater to floating point divider to speed up simulation time.
This commit is contained in:
parent
7f1653f073
commit
fe22fd2db8
@ -275,7 +275,14 @@ module fpu (
|
|||||||
fma1 fma1 (.*);
|
fma1 fma1 (.*);
|
||||||
|
|
||||||
//first and only instance of floating-point divider
|
//first and only instance of floating-point divider
|
||||||
fpdiv fpdivsqrt (.DivOpType(FOpCtrlE[0]), .*);
|
logic fpdivClk;
|
||||||
|
|
||||||
|
clockgater fpdivclkg(.E(FDivStartE),
|
||||||
|
.SE(DivBusyM),
|
||||||
|
.CLK(clk),
|
||||||
|
.ECLK(fpdivClk));
|
||||||
|
|
||||||
|
fpdiv fpdivsqrt (.DivOpType(FOpCtrlE[0]), .clk(fpdivClk));
|
||||||
|
|
||||||
//first of two-stage instance of floating-point add/cvt unit
|
//first of two-stage instance of floating-point add/cvt unit
|
||||||
fpuaddcvt1 fpadd1 (.*);
|
fpuaddcvt1 fpadd1 (.*);
|
||||||
|
46
wally-pipelined/src/generic/clockgater.sv
Normal file
46
wally-pipelined/src/generic/clockgater.sv
Normal file
@ -0,0 +1,46 @@
|
|||||||
|
///////////////////////////////////////////
|
||||||
|
// clockgater.sv
|
||||||
|
//
|
||||||
|
// Written: Ross Thompson 9 January 2021
|
||||||
|
// Modified:
|
||||||
|
//
|
||||||
|
// Purpose: Clock gater model. Must use standard cell for synthesis.
|
||||||
|
//
|
||||||
|
// A component of the Wally configurable RISC-V project.
|
||||||
|
//
|
||||||
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
||||||
|
//
|
||||||
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
||||||
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
||||||
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
||||||
|
// is furnished to do so, subject to the following conditions:
|
||||||
|
//
|
||||||
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
||||||
|
//
|
||||||
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
||||||
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
||||||
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
||||||
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||||||
|
///////////////////////////////////////////
|
||||||
|
|
||||||
|
`include "wally-config.vh"
|
||||||
|
|
||||||
|
module clockgater
|
||||||
|
(input logic E,
|
||||||
|
input logic SE,
|
||||||
|
input logic CLK,
|
||||||
|
output logic ECLK);
|
||||||
|
|
||||||
|
// VERY IMPORTANT.
|
||||||
|
// This part functionally models a clock gater, but does not necessarily meet the timing constrains a real standard cell would.
|
||||||
|
// Do not use this in synthesis!
|
||||||
|
|
||||||
|
logic enable_q;
|
||||||
|
|
||||||
|
|
||||||
|
always @(E or SE) begin
|
||||||
|
enable_q <= E | SE;
|
||||||
|
end
|
||||||
|
assign ECLK = enable_q & CLK;
|
||||||
|
|
||||||
|
endmodule
|
Loading…
Reference in New Issue
Block a user