2022-01-31 16:11:58 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// busdp.sv
|
|
|
|
//
|
|
|
|
// Written: Ross Thompson ross1728@gmail.com January 30, 2022
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Bus data path.
|
2022-01-31 16:51:06 +00:00
|
|
|
// Bus Side logic
|
|
|
|
// register the fetch data from the next level of memory.
|
|
|
|
// This register should be necessary for timing. There is no register in the uncore or
|
|
|
|
// ahblite controller between the memories and this cache.
|
2022-01-31 16:11:58 +00:00
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// MIT LICENSE
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
|
|
|
|
// software and associated documentation files (the "Software"), to deal in the Software
|
|
|
|
// without restriction, including without limitation the rights to use, copy, modify, merge,
|
|
|
|
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
|
|
|
|
// to whom the Software is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or
|
|
|
|
// substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
|
|
|
|
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
|
|
|
|
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
|
|
|
|
// OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
2022-02-22 23:28:26 +00:00
|
|
|
module busdp #(parameter WORDSPERLINE, LINELEN, LOGWPL, CACHE_ENABLED)
|
2022-01-31 16:11:58 +00:00
|
|
|
(
|
|
|
|
input logic clk, reset,
|
2022-08-25 13:21:22 +00:00
|
|
|
|
2022-01-31 16:11:58 +00:00
|
|
|
// bus interface
|
2022-08-25 16:52:08 +00:00
|
|
|
input logic [`XLEN-1:0] HRDATA,
|
|
|
|
input logic BusAck,
|
|
|
|
input logic BusInit,
|
|
|
|
output logic BusWrite,
|
|
|
|
output logic BusRead,
|
|
|
|
output logic [2:0] HSIZE,
|
|
|
|
output logic [2:0] HBURST,
|
2022-08-25 17:44:39 +00:00
|
|
|
output logic [1:0] HTRANS,
|
2022-08-25 16:52:08 +00:00
|
|
|
output logic BusTransComplete,
|
|
|
|
output logic [`PA_BITS-1:0] HADDR,
|
2022-02-05 04:30:04 +00:00
|
|
|
output logic [LOGWPL-1:0] WordCount,
|
2022-08-25 13:21:22 +00:00
|
|
|
|
2022-08-25 16:52:08 +00:00
|
|
|
// cache interface
|
2022-08-25 13:21:22 +00:00
|
|
|
input logic [`PA_BITS-1:0] CacheBusAdr,
|
|
|
|
input logic CacheFetchLine,
|
|
|
|
input logic CacheWriteLine,
|
|
|
|
output logic CacheBusAck,
|
2022-08-25 17:44:39 +00:00
|
|
|
output logic [LINELEN-1:0] FetchBuffer,
|
2022-02-16 21:43:03 +00:00
|
|
|
output logic SelUncachedAdr,
|
2022-01-31 16:11:58 +00:00
|
|
|
|
2022-08-25 13:21:22 +00:00
|
|
|
// lsu/ifu interface
|
2022-08-25 18:05:10 +00:00
|
|
|
input logic [`PA_BITS-1:0] PAdrM,
|
2022-01-31 16:11:58 +00:00
|
|
|
input logic IgnoreRequest,
|
2022-08-25 18:05:10 +00:00
|
|
|
input logic [1:0] RWM,
|
2022-01-31 16:11:58 +00:00
|
|
|
input logic CPUBusy,
|
|
|
|
input logic CacheableM,
|
2022-08-25 18:08:12 +00:00
|
|
|
input logic [2:0] Funct3,
|
2022-08-17 21:09:20 +00:00
|
|
|
output logic SelLSUBusWord,
|
2022-01-31 16:11:58 +00:00
|
|
|
output logic BusStall,
|
|
|
|
output logic BusCommittedM);
|
|
|
|
|
2022-06-10 00:50:47 +00:00
|
|
|
localparam integer WordCountThreshold = CACHE_ENABLED ? WORDSPERLINE - 1 : 0;
|
2022-08-25 16:52:08 +00:00
|
|
|
logic [`PA_BITS-1:0] LocalHADDR;
|
2022-06-07 11:22:53 +00:00
|
|
|
logic [LOGWPL-1:0] WordCountDelayed;
|
2022-08-23 23:51:11 +00:00
|
|
|
logic BufferCaptureEn;
|
2022-05-26 01:02:50 +00:00
|
|
|
|
2022-08-25 18:05:10 +00:00
|
|
|
genvar index;
|
2022-01-31 18:11:42 +00:00
|
|
|
for (index = 0; index < WORDSPERLINE; index++) begin:fetchbuffer
|
2022-02-23 04:45:00 +00:00
|
|
|
logic [WORDSPERLINE-1:0] CaptureWord;
|
2022-08-23 23:51:11 +00:00
|
|
|
assign CaptureWord[index] = BufferCaptureEn & (index == WordCountDelayed);
|
2022-08-25 16:52:08 +00:00
|
|
|
flopen #(`XLEN) fb(.clk, .en(CaptureWord[index]), .d(HRDATA),
|
2022-08-25 17:44:39 +00:00
|
|
|
.q(FetchBuffer[(index+1)*`XLEN-1:index*`XLEN]));
|
2022-01-31 18:11:42 +00:00
|
|
|
end
|
2022-08-25 18:05:10 +00:00
|
|
|
|
|
|
|
mux2 #(`PA_BITS) localadrmux(CacheBusAdr, PAdrM, SelUncachedAdr, LocalHADDR);
|
2022-08-25 16:52:08 +00:00
|
|
|
assign HADDR = ({{`PA_BITS-LOGWPL{1'b0}}, WordCount} << $clog2(`XLEN/8)) + LocalHADDR;
|
2022-08-25 18:05:10 +00:00
|
|
|
|
2022-08-25 18:08:12 +00:00
|
|
|
mux2 #(3) sizemux(.d0(`XLEN == 32 ? 3'b010 : 3'b011), .d1(Funct3), .s(SelUncachedAdr), .y(HSIZE));
|
2022-01-31 16:11:58 +00:00
|
|
|
|
2022-03-04 00:07:31 +00:00
|
|
|
busfsm #(WordCountThreshold, LOGWPL, CACHE_ENABLED) busfsm(
|
2022-08-25 18:05:10 +00:00
|
|
|
.clk, .reset, .IgnoreRequest, .RWM, .CacheFetchLine, .CacheWriteLine,
|
|
|
|
.BusAck, .BusInit, .CPUBusy, .CacheableM, .BusStall, .BusWrite, .SelLSUBusWord, .BusRead, .BufferCaptureEn,
|
2022-08-25 16:52:08 +00:00
|
|
|
.HBURST, .HTRANS, .BusTransComplete, .CacheBusAck, .BusCommittedM, .SelUncachedAdr, .WordCount, .WordCountDelayed);
|
2022-01-31 16:11:58 +00:00
|
|
|
endmodule
|