cvw/fpga/constraints
Ross Thompson 3eeecd2f27 Merge branch 'boot' into mergeBoot
Merges Jacob's new sdc controller into wally.
2023-07-21 17:43:45 -05:00
..
artyddr3.ucf Added more support for Arty A7 board. 2023-04-10 16:01:17 -05:00
constraints-ArtyA7.xdc Modified the LSU/IFU and caches to improve critical path. Arty A7 went from 15 to 17Mhz. I believe we can push all the way to 20+Mhz with relatively little effort. Along the way I'm fixing up the scripts build the linux images for the flash card. 2023-07-21 13:06:27 -05:00
constraints-vcu108.xdc Added sdio_cd to vcu108 constraints. Removed SDC signals from uncore 2023-03-24 17:01:27 -05:00
constraints-vcu118.xdc Updated vcu118 piniout. 2022-12-18 14:00:10 -06:00
debug2.xdc Merge branch 'boot' into mergeBoot 2023-07-21 17:43:45 -05:00
debug4.xdc I think the fpga is building again, but the debugger script needs to be updated. For some reason the nets are not present despite being marked debug. 2023-06-16 17:00:27 -05:00
marked_debug.txt Merge branch 'boot' into mergeBoot 2023-07-21 17:43:45 -05:00
small-debug.xdc Fixed a bunch of timing constraints for the arty a7 board. 2023-07-19 17:08:16 -05:00
test.file Test commit. 2023-01-20 17:27:09 -06:00
vcu-small-debug.xdc Working new boot process. Buildroot package for sdc. 2023-07-20 14:15:59 -05:00