mirror of
				https://github.com/openhwgroup/cvw
				synced 2025-02-11 06:05:49 +00:00 
			
		
		
		
	Formatting.
This commit is contained in:
		
							parent
							
								
									999477bb02
								
							
						
					
					
						commit
						40d62ec0d1
					
				@ -7,6 +7,8 @@
 | 
			
		||||
// Purpose: allows the IFU to make extra memory request if instruction address crosses
 | 
			
		||||
//          cache line boundaries or if instruction address without a cache crosses
 | 
			
		||||
//          XLEN/8 boundary.
 | 
			
		||||
//
 | 
			
		||||
// Documentation: RISC-V System on Chip Design Chapter 11 (Figure 11.5)
 | 
			
		||||
// 
 | 
			
		||||
// A component of the CORE-V-WALLY configurable RISC-V project.
 | 
			
		||||
// 
 | 
			
		||||
 | 
			
		||||
		Loading…
	
		Reference in New Issue
	
	Block a user