2023-02-02 20:11:11 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// zbc.sv
|
|
|
|
//
|
|
|
|
// Written: Kevin Kim <kekim@hmc.edu> and Kip Macsai-Goren <kmacsaigoren@hmc.edu>
|
|
|
|
// Created: 2 February 2023
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: RISC-V single bit manipulation unit (ZBC instructions)
|
|
|
|
//
|
|
|
|
// Documentation: RISC-V System on Chip Design Chapter ***
|
|
|
|
//
|
|
|
|
// A component of the CORE-V-WALLY configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021-23 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH SHL-2.1
|
|
|
|
//
|
|
|
|
// Licensed under the Solderpad Hardware License v 2.1 (the “License”); you may not use this file
|
|
|
|
// except in compliance with the License, or, at your option, the Apache License version 2.0. You
|
|
|
|
// may obtain a copy of the License at
|
|
|
|
//
|
|
|
|
// https://solderpad.org/licenses/SHL-2.1/
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, any work distributed under the
|
|
|
|
// License is distributed on an “AS IS” BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND,
|
|
|
|
// either express or implied. See the License for the specific language governing permissions
|
|
|
|
// and limitations under the License.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
2023-02-03 04:48:23 +00:00
|
|
|
module zbc #(parameter WIDTH=32) (
|
2023-02-02 20:11:11 +00:00
|
|
|
input logic [WIDTH-1:0] A, B, // Operands
|
2023-02-03 04:48:23 +00:00
|
|
|
input logic [2:0] Funct3, // Indicates operation to perform
|
|
|
|
output logic [WIDTH-1:0] ZBCResult); // ZBC result
|
2023-02-02 20:11:11 +00:00
|
|
|
|
2023-02-03 04:48:23 +00:00
|
|
|
logic [WIDTH-1:0] ClmulResult, RevClmulResult;
|
|
|
|
logic [WIDTH-1:0] RevA, RevB;
|
2023-02-16 01:37:09 +00:00
|
|
|
logic [WIDTH-1:0] x,y;
|
2023-02-03 04:48:23 +00:00
|
|
|
|
2023-02-16 01:37:09 +00:00
|
|
|
bitreverse #(WIDTH) brA(.a(A), .b(RevA));
|
|
|
|
bitreverse #(WIDTH) brB(.a(B), .b(RevB));
|
2023-02-03 04:48:23 +00:00
|
|
|
|
2023-02-16 01:42:32 +00:00
|
|
|
//NOTE: Optimize this when doing decoder stuff.
|
2023-02-03 04:48:23 +00:00
|
|
|
always_comb begin
|
2023-03-02 19:43:05 +00:00
|
|
|
casez (Funct3[1:0])
|
|
|
|
2'b01: begin //clmul
|
2023-02-16 01:37:09 +00:00
|
|
|
x = A;
|
|
|
|
y = B;
|
2023-02-03 04:48:23 +00:00
|
|
|
end
|
2023-03-02 19:43:05 +00:00
|
|
|
2'b11: begin //clmulh
|
2023-02-16 01:37:09 +00:00
|
|
|
x = {RevA[WIDTH-2:0], {1'b0}};
|
|
|
|
y = {{1'b0}, RevB[WIDTH-2:0]};
|
2023-02-03 04:48:23 +00:00
|
|
|
end
|
2023-03-02 19:43:05 +00:00
|
|
|
2'b10: begin //clmulr
|
2023-02-16 01:37:09 +00:00
|
|
|
x = RevA;
|
|
|
|
y = RevB;
|
2023-02-03 04:48:23 +00:00
|
|
|
end
|
|
|
|
default: begin
|
2023-02-16 01:37:09 +00:00
|
|
|
x = 0;
|
|
|
|
y = 0;
|
2023-02-03 04:48:23 +00:00
|
|
|
end
|
|
|
|
endcase
|
|
|
|
|
|
|
|
end
|
2023-02-16 01:37:09 +00:00
|
|
|
clmul #(WIDTH) clm(.A(x), .B(y), .ClmulResult(ClmulResult));
|
|
|
|
bitreverse #(WIDTH) brClmulResult(.a(ClmulResult), .b(RevClmulResult));
|
2023-02-03 04:48:23 +00:00
|
|
|
|
2023-03-02 19:40:29 +00:00
|
|
|
assign ZBCResult = (Funct3[1]) ? RevClmulResult : ClmulResult;
|
2023-02-02 20:11:11 +00:00
|
|
|
|
|
|
|
|
|
|
|
endmodule
|