2021-02-16 03:27:35 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// muldiv.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: M extension multiply and divide
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module muldiv (
|
2021-03-30 19:25:07 +00:00
|
|
|
input logic clk, reset,
|
|
|
|
// Decode Stage interface
|
|
|
|
input logic [31:0] InstrD,
|
|
|
|
// Execute Stage interface
|
|
|
|
input logic [`XLEN-1:0] SrcAE, SrcBE,
|
2021-10-02 13:38:02 +00:00
|
|
|
input logic [2:0] Funct3E, Funct3M,
|
2021-03-30 19:25:07 +00:00
|
|
|
input logic MulDivE, W64E,
|
|
|
|
// Writeback stage
|
|
|
|
output logic [`XLEN-1:0] MulDivResultW,
|
|
|
|
// Divide Done
|
2021-04-02 11:27:37 +00:00
|
|
|
output logic DivDoneE,
|
|
|
|
output logic DivBusyE,
|
2021-03-30 19:25:07 +00:00
|
|
|
// hazards
|
2021-04-02 20:32:15 +00:00
|
|
|
input logic StallE, StallM, StallW, FlushM, FlushW
|
2021-03-30 19:25:07 +00:00
|
|
|
);
|
2021-02-16 03:27:35 +00:00
|
|
|
|
2021-03-30 19:25:07 +00:00
|
|
|
generate
|
|
|
|
if (`M_SUPPORTED) begin
|
|
|
|
logic [`XLEN-1:0] MulDivResultE, MulDivResultM;
|
2021-10-02 13:38:02 +00:00
|
|
|
logic [`XLEN-1:0] PrelimResultM;
|
|
|
|
logic [`XLEN-1:0] QuotM, RemM;
|
2021-10-02 13:19:25 +00:00
|
|
|
logic [`XLEN*2-1:0] ProdE, ProdM;
|
2021-04-02 20:32:15 +00:00
|
|
|
|
2021-05-17 21:48:51 +00:00
|
|
|
logic enable_q;
|
2021-09-30 16:17:24 +00:00
|
|
|
//logic [2:0] Funct3E_Q;
|
2021-09-13 00:00:24 +00:00
|
|
|
logic div0error; // ***unused
|
2021-10-03 00:55:37 +00:00
|
|
|
logic [`XLEN-1:0] XE, DE;
|
2021-09-30 16:17:24 +00:00
|
|
|
//logic [`XLEN-1:0] Num0, Den0;
|
2021-04-02 20:32:15 +00:00
|
|
|
|
2021-10-02 13:19:25 +00:00
|
|
|
// logic gclk;
|
2021-10-02 14:13:49 +00:00
|
|
|
logic StartDivideE, BusyE;
|
2021-10-02 13:38:02 +00:00
|
|
|
logic SignedDivideE;
|
|
|
|
logic W64M;
|
|
|
|
|
2021-05-17 21:48:51 +00:00
|
|
|
|
2021-03-30 19:25:07 +00:00
|
|
|
// Multiplier
|
|
|
|
mul mul(.*);
|
2021-10-02 13:19:25 +00:00
|
|
|
flopenrc #(`XLEN*2) ProdMReg(clk, reset, FlushM, ~StallM, ProdE, ProdM);
|
|
|
|
|
2021-03-30 19:25:07 +00:00
|
|
|
// Divide
|
2021-04-02 20:32:15 +00:00
|
|
|
|
2021-06-01 03:27:42 +00:00
|
|
|
// Handle sign extension for W-type instructions
|
|
|
|
if (`XLEN == 64) begin // RV64 has W-type instructions
|
2021-10-03 00:55:37 +00:00
|
|
|
assign XE = W64E ? {{32{SrcAE[31]&SignedDivideE}}, SrcAE[31:0]} : SrcAE;
|
|
|
|
assign DE = W64E ? {{32{SrcBE[31]&SignedDivideE}}, SrcBE[31:0]} : SrcBE;
|
2021-06-01 03:27:42 +00:00
|
|
|
end else begin // RV32 has no W-type instructions
|
2021-10-03 00:55:37 +00:00
|
|
|
assign XE = SrcAE;
|
|
|
|
assign DE = SrcBE;
|
2021-06-01 03:27:42 +00:00
|
|
|
end
|
|
|
|
|
2021-10-02 13:38:02 +00:00
|
|
|
assign SignedDivideE = ~Funct3E[0]; // simplified from (Funct3E[2]&~Funct3E[1]&~Funct3E[0]) | (Funct3E[2]&Funct3E[1]&~Funct3E[0]);
|
2021-10-02 14:03:02 +00:00
|
|
|
//intdiv #(`XLEN) div (QuotE, RemE, DivDoneE, DivBusyE, div0error, N, D, gclk, reset, StartDivideE, SignedDivideE);
|
|
|
|
intdivrestoring div(.clk, .reset, .StallM, .FlushM,
|
2021-10-03 00:55:37 +00:00
|
|
|
.SignedDivideE, .StartDivideE, .XE, .DE, .BusyE, .done(DivDoneE), .QuotM, .RemM);
|
2021-04-02 11:27:37 +00:00
|
|
|
|
2021-09-30 16:17:24 +00:00
|
|
|
// Start a divide when a new division instruction is received and the divider isn't already busy or finishing
|
2021-10-02 14:13:49 +00:00
|
|
|
assign StartDivideE = MulDivE & Funct3E[2] & ~BusyE & ~DivDoneE; // *** mabye DivDone should be M stage
|
|
|
|
assign DivBusyE = StartDivideE | BusyE;
|
2021-09-30 16:17:24 +00:00
|
|
|
|
2021-03-30 19:25:07 +00:00
|
|
|
// Select result
|
|
|
|
always_comb
|
2021-10-02 13:38:02 +00:00
|
|
|
case (Funct3M)
|
|
|
|
3'b000: PrelimResultM = ProdM[`XLEN-1:0];
|
|
|
|
3'b001: PrelimResultM = ProdM[`XLEN*2-1:`XLEN];
|
|
|
|
3'b010: PrelimResultM = ProdM[`XLEN*2-1:`XLEN];
|
|
|
|
3'b011: PrelimResultM = ProdM[`XLEN*2-1:`XLEN];
|
|
|
|
3'b100: PrelimResultM = QuotM;
|
|
|
|
3'b101: PrelimResultM = QuotM;
|
|
|
|
3'b110: PrelimResultM = RemM;
|
|
|
|
3'b111: PrelimResultM = RemM;
|
|
|
|
endcase
|
2021-03-30 19:25:07 +00:00
|
|
|
|
|
|
|
// Handle sign extension for W-type instructions
|
2021-10-02 13:38:02 +00:00
|
|
|
flopenrc #(1) W64MReg(clk, reset, FlushM, ~StallM, W64E, W64M);
|
2021-03-30 19:25:07 +00:00
|
|
|
if (`XLEN == 64) begin // RV64 has W-type instructions
|
2021-10-02 13:38:02 +00:00
|
|
|
assign MulDivResultM = W64M ? {{32{PrelimResultM[31]}}, PrelimResultM[31:0]} : PrelimResultM;
|
2021-03-30 19:25:07 +00:00
|
|
|
end else begin // RV32 has no W-type instructions
|
2021-10-02 13:38:02 +00:00
|
|
|
assign MulDivResultM = PrelimResultM;
|
2021-03-30 19:25:07 +00:00
|
|
|
end
|
|
|
|
|
|
|
|
flopenrc #(`XLEN) MulDivResultWReg(clk, reset, FlushW, ~StallW, MulDivResultM, MulDivResultW);
|
|
|
|
|
|
|
|
end else begin // no M instructions supported
|
2021-07-04 23:33:46 +00:00
|
|
|
assign MulDivResultW = 0;
|
|
|
|
assign DivBusyE = 0;
|
|
|
|
assign DivDoneE = 0;
|
2021-02-17 21:14:04 +00:00
|
|
|
end
|
2021-03-30 19:25:07 +00:00
|
|
|
endgenerate
|
|
|
|
|
|
|
|
endmodule // muldiv
|
2021-02-17 20:29:20 +00:00
|
|
|
|
2021-02-16 03:27:35 +00:00
|
|
|
|