2021-01-27 11:40:26 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// ieu.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Integer Execution Unit: datapath and controller
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module ieu (
|
2021-03-30 19:25:07 +00:00
|
|
|
input logic clk, reset,
|
2021-02-02 04:44:41 +00:00
|
|
|
// Decode Stage interface
|
2021-03-30 19:25:07 +00:00
|
|
|
input logic [31:0] InstrD,
|
|
|
|
input logic IllegalIEUInstrFaultD,
|
|
|
|
output logic IllegalBaseInstrFaultD,
|
2021-02-02 04:44:41 +00:00
|
|
|
// Execute Stage interface
|
2021-03-30 19:25:07 +00:00
|
|
|
input logic [`XLEN-1:0] PCE,
|
|
|
|
input logic [`XLEN-1:0] PCLinkE,
|
2021-05-27 19:23:28 +00:00
|
|
|
input logic FWriteIntE,
|
2021-07-02 16:52:26 +00:00
|
|
|
input logic IllegalFPUInstrE,
|
|
|
|
input logic [`XLEN-1:0] FWriteDataE,
|
2021-01-28 03:49:47 +00:00
|
|
|
output logic [`XLEN-1:0] PCTargetE,
|
2021-03-30 19:25:07 +00:00
|
|
|
output logic MulDivE, W64E,
|
|
|
|
output logic [2:0] Funct3E,
|
2021-11-17 18:53:17 +00:00
|
|
|
output logic [`XLEN-1:0] ForwardedSrcAE, ForwardedSrcBE, // *** these are the src outputs before the mux choosing between them and PCE to put in srcA/B
|
2021-02-16 03:27:35 +00:00
|
|
|
output logic [`XLEN-1:0] SrcAE, SrcBE,
|
2021-07-02 16:52:26 +00:00
|
|
|
input logic FWriteIntM,
|
2021-06-23 21:43:22 +00:00
|
|
|
|
2021-02-02 04:44:41 +00:00
|
|
|
// Memory stage interface
|
2021-07-02 16:52:26 +00:00
|
|
|
input logic SquashSCW, // from LSU
|
|
|
|
output logic [1:0] MemRWM, // read/write control goes to LSU
|
2021-07-13 17:46:20 +00:00
|
|
|
output logic [1:0] AtomicE, // atomic control goes to LSU
|
2021-07-02 16:52:26 +00:00
|
|
|
output logic [1:0] AtomicM, // atomic control goes to LSU
|
2021-07-09 20:16:38 +00:00
|
|
|
output logic [`XLEN-1:0] MemAdrM, MemAdrE, WriteDataM, // Address and write data to LSU
|
2021-06-23 21:43:22 +00:00
|
|
|
|
2021-07-02 16:52:26 +00:00
|
|
|
output logic [2:0] Funct3M, // size and signedness to LSU
|
|
|
|
output logic [`XLEN-1:0] SrcAM, // to privilege and fpu
|
2021-07-14 21:56:49 +00:00
|
|
|
output logic [4:0] RdM,
|
2021-07-02 16:52:26 +00:00
|
|
|
input logic [`XLEN-1:0] FIntResM,
|
2021-09-15 17:14:00 +00:00
|
|
|
output logic InvalidateICacheM, FlushDCacheM,
|
2021-06-23 21:43:22 +00:00
|
|
|
|
2021-02-02 04:44:41 +00:00
|
|
|
// Writeback stage
|
2021-07-22 19:51:14 +00:00
|
|
|
input logic [`XLEN-1:0] CSRReadValW, ReadDataM, MulDivResultW,
|
2021-07-02 16:52:26 +00:00
|
|
|
input logic FWriteIntW,
|
2021-07-22 19:51:14 +00:00
|
|
|
output logic [4:0] RdW,
|
|
|
|
output logic [`XLEN-1:0] ReadDataW,
|
2021-03-18 20:31:21 +00:00
|
|
|
// input logic [`XLEN-1:0] PCLinkW,
|
2021-07-13 18:17:36 +00:00
|
|
|
output logic InstrValidM,
|
2021-02-02 04:44:41 +00:00
|
|
|
// hazards
|
2021-06-02 14:03:19 +00:00
|
|
|
input logic StallD, StallE, StallM, StallW,
|
|
|
|
input logic FlushD, FlushE, FlushM, FlushW,
|
2021-05-27 19:23:28 +00:00
|
|
|
output logic FPUStallD, LoadStallD, MulDivStallD, CSRRdStallD,
|
2021-03-30 19:25:07 +00:00
|
|
|
output logic PCSrcE,
|
|
|
|
output logic CSRReadM, CSRWriteM, PrivilegedM,
|
2021-07-13 18:20:50 +00:00
|
|
|
output logic CSRWritePendingDEM,
|
|
|
|
output logic StoreStallD
|
2021-01-27 11:40:26 +00:00
|
|
|
);
|
|
|
|
|
|
|
|
logic [2:0] ImmSrcD;
|
|
|
|
logic [2:0] FlagsE;
|
|
|
|
logic [4:0] ALUControlE;
|
|
|
|
logic ALUSrcAE, ALUSrcBE;
|
2021-02-16 03:27:35 +00:00
|
|
|
logic [2:0] ResultSrcW;
|
2021-06-25 11:18:38 +00:00
|
|
|
logic TargetSrcE;
|
|
|
|
logic SCE;
|
2021-10-23 18:24:36 +00:00
|
|
|
logic [4:0] RdE;
|
2021-02-02 18:42:23 +00:00
|
|
|
|
|
|
|
// forwarding signals
|
2021-07-14 21:56:49 +00:00
|
|
|
logic [4:0] Rs1D, Rs2D, Rs1E, Rs2E;
|
2021-02-02 18:42:23 +00:00
|
|
|
logic [1:0] ForwardAE, ForwardBE;
|
2021-02-02 18:53:13 +00:00
|
|
|
logic RegWriteM, RegWriteW;
|
2021-02-26 22:00:07 +00:00
|
|
|
logic MemReadE, CSRReadE;
|
2021-02-27 02:12:27 +00:00
|
|
|
logic JumpE;
|
2021-01-27 11:40:26 +00:00
|
|
|
|
2021-02-26 22:00:07 +00:00
|
|
|
controller c(.*);
|
2021-01-27 11:40:26 +00:00
|
|
|
datapath dp(.*);
|
2021-02-02 18:42:23 +00:00
|
|
|
forward fw(.*);
|
2021-03-30 19:25:07 +00:00
|
|
|
|
2021-01-27 11:40:26 +00:00
|
|
|
endmodule
|
2021-01-28 03:49:47 +00:00
|
|
|
|