2021-01-27 11:40:26 +00:00
|
|
|
///////////////////////////////////////////
|
|
|
|
// ieu.sv
|
|
|
|
//
|
|
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Integer Execution Unit: datapath and controller
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module ieu (
|
|
|
|
input logic clk, reset,
|
|
|
|
output logic [1:0] MemRWM,
|
2021-01-29 20:37:51 +00:00
|
|
|
output logic [`XLEN-1:0] DataAdrM, WriteDataM,
|
|
|
|
input logic [`XLEN-1:0] ReadDataM,
|
|
|
|
input logic DataMisalignedM,
|
2021-01-27 11:40:26 +00:00
|
|
|
input logic DataAccessFaultM,
|
|
|
|
input logic [1:0] ForwardAE, ForwardBE,
|
2021-01-28 03:49:47 +00:00
|
|
|
input logic StallD, FlushD, FlushE, FlushM, FlushW,
|
2021-01-27 11:40:26 +00:00
|
|
|
output logic PCSrcE,
|
|
|
|
output logic RegWriteM,
|
|
|
|
output logic MemReadE,
|
|
|
|
output logic RegWriteW,
|
2021-01-27 12:46:52 +00:00
|
|
|
output logic CSRWriteM, PrivilegedM,
|
2021-01-27 11:40:26 +00:00
|
|
|
output logic CSRWritePendingDEM,
|
2021-01-29 20:37:51 +00:00
|
|
|
output logic [2:0] Funct3M,
|
2021-01-27 12:46:52 +00:00
|
|
|
output logic [`XLEN-1:0] SrcAM,
|
2021-01-28 03:49:47 +00:00
|
|
|
output logic [`XLEN-1:0] PCTargetE,
|
|
|
|
input logic [31:0] InstrD,
|
2021-01-28 05:22:05 +00:00
|
|
|
input logic [`XLEN-1:0] PCE, PCLinkW,
|
2021-01-27 12:46:52 +00:00
|
|
|
input logic [`XLEN-1:0] CSRReadValM,
|
2021-01-28 03:49:47 +00:00
|
|
|
input logic IllegalIEUInstrFaultD,
|
|
|
|
output logic IllegalBaseInstrFaultD,
|
2021-01-27 11:40:26 +00:00
|
|
|
output logic [4:0] Rs1D, Rs2D, Rs1E, Rs2E, RdE, RdM, RdW,
|
2021-01-27 12:46:52 +00:00
|
|
|
output logic InstrValidW,
|
|
|
|
input logic RetM, TrapM,
|
2021-01-27 11:40:26 +00:00
|
|
|
input logic LoadStallD
|
|
|
|
);
|
|
|
|
|
|
|
|
logic [2:0] ImmSrcD;
|
|
|
|
logic [2:0] FlagsE;
|
|
|
|
logic [4:0] ALUControlE;
|
|
|
|
logic ALUSrcAE, ALUSrcBE;
|
|
|
|
logic [1:0] ResultSrcW;
|
|
|
|
|
|
|
|
logic TargetSrcE;
|
|
|
|
|
2021-01-28 03:49:47 +00:00
|
|
|
controller c(.OpD(InstrD[6:0]), .Funct3D(InstrD[14:12]), .Funct7b5D(InstrD[30]), .*);
|
2021-01-27 11:40:26 +00:00
|
|
|
datapath dp(.*);
|
|
|
|
endmodule
|
2021-01-28 03:49:47 +00:00
|
|
|
|