mirror of
https://github.com/openhwgroup/cvw
synced 2025-02-11 06:05:49 +00:00
49 lines
1.7 KiB
Systemverilog
Executable File
49 lines
1.7 KiB
Systemverilog
Executable File
///////////////////////////////////////////
|
|
// ram2p1rwbe_1024x68.sv
|
|
//
|
|
// Written: james.stine@okstate.edu 28 January 2023
|
|
// Modified:
|
|
//
|
|
// Purpose: RAM wrapper for instantiating RAM IP
|
|
//
|
|
// A component of the CORE-V-WALLY configurable RISC-V project.
|
|
//
|
|
// Copyright (C) 2021-23 Harvey Mudd College & Oklahoma State University
|
|
//
|
|
// SPDX-License-Identifier: Apache-2.0 WITH SHL-2.1
|
|
//
|
|
// Licensed under the Solderpad Hardware License v 2.1 (the “License”); you may not use this file
|
|
// except in compliance with the License, or, at your option, the Apache License version 2.0. You
|
|
// may obtain a copy of the License at
|
|
//
|
|
// https://solderpad.org/licenses/SHL-2.1/
|
|
//
|
|
// Unless required by applicable law or agreed to in writing, any work distributed under the
|
|
// License is distributed on an “AS IS” BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND,
|
|
// either express or implied. See the License for the specific language governing permissions
|
|
// and limitations under the License.
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
module ram2p1r1wbe_1024x68(
|
|
input logic CLKA,
|
|
input logic CLKB,
|
|
input logic CEBA,
|
|
input logic CEBB,
|
|
input logic WEBA,
|
|
input logic WEBB,
|
|
input logic [9:0] AA,
|
|
input logic [9:0] AB,
|
|
input logic [67:0] DA,
|
|
input logic [67:0] DB,
|
|
input logic [67:0] BWEBA,
|
|
input logic [67:0] BWEBB,
|
|
output logic [67:0] QA,
|
|
output logic [67:0] QB
|
|
);
|
|
|
|
// replace "generic1024x68RAM" with "TSDN..1024X68.." module from your memory vendor
|
|
generic1024x68RAM sramIP (.CLKA, .CLKB, .CEBA, .CEBB, .WEBA, .WEBB,
|
|
.AA, .AB, .DA, .DB, .BWEBA, .BWEBB, .QA, .QB);
|
|
|
|
endmodule
|