mirror of
https://github.com/openhwgroup/cvw
synced 2025-02-02 09:45:18 +00:00
106 lines
5.9 KiB
Systemverilog
106 lines
5.9 KiB
Systemverilog
///////////////////////////////////////////
|
|
// trap.sv
|
|
//
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
// Modified: dottolia@hmc.edu 14 April 2021: Add support for vectored interrupts
|
|
//
|
|
// Purpose: Handle Traps: Exceptions and Interrupts
|
|
// See RISC-V Privileged Mode Specification 20190608 3.1.10-11
|
|
//
|
|
// A component of the Wally configurable RISC-V project.
|
|
//
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
//
|
|
// MIT LICENSE
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this
|
|
// software and associated documentation files (the "Software"), to deal in the Software
|
|
// without restriction, including without limitation the rights to use, copy, modify, merge,
|
|
// publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons
|
|
// to whom the Software is furnished to do so, subject to the following conditions:
|
|
//
|
|
// The above copyright notice and this permission notice shall be included in all copies or
|
|
// substantial portions of the Software.
|
|
//
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED,
|
|
// INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
|
|
// PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
// TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE
|
|
// OR OTHER DEALINGS IN THE SOFTWARE.
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
`include "wally-config.vh"
|
|
|
|
module trap (
|
|
input logic reset,
|
|
(* mark_debug = "true" *) input logic InstrMisalignedFaultM, InstrAccessFaultM, IllegalInstrFaultM,
|
|
(* mark_debug = "true" *) input logic BreakpointFaultM, LoadMisalignedFaultM, StoreAmoMisalignedFaultM,
|
|
(* mark_debug = "true" *) input logic LoadAccessFaultM, StoreAmoAccessFaultM, EcallFaultM, InstrPageFaultM,
|
|
(* mark_debug = "true" *) input logic LoadPageFaultM, StoreAmoPageFaultM,
|
|
(* mark_debug = "true" *) input logic mretM, sretM,
|
|
input logic [1:0] PrivilegeModeW,
|
|
(* mark_debug = "true" *) input logic [11:0] MIP_REGW, MIE_REGW, MIDELEG_REGW,
|
|
input logic STATUS_MIE, STATUS_SIE,
|
|
input logic InstrValidM, CommittedM,
|
|
output logic TrapM, RetM,
|
|
output logic InterruptM, IntPendingM,
|
|
output logic [`XLEN-1:0] CauseM
|
|
);
|
|
|
|
logic MIntGlobalEnM, SIntGlobalEnM;
|
|
logic ExceptionM;
|
|
(* mark_debug = "true" *) logic [11:0] PendingIntsM, ValidIntsM;
|
|
|
|
///////////////////////////////////////////
|
|
// Determine pending enabled interrupts
|
|
// interrupt if any sources are pending
|
|
// & with a M stage valid bit to avoid interrupts from interrupt a nonexistent flushed instruction (in the M stage)
|
|
// & with ~CommittedM to make sure MEPC isn't chosen so as to rerun the same instr twice
|
|
///////////////////////////////////////////
|
|
assign MIntGlobalEnM = (PrivilegeModeW != `M_MODE) | STATUS_MIE; // if M ints enabled or lower priv 3.1.9
|
|
assign SIntGlobalEnM = (PrivilegeModeW == `U_MODE) | ((PrivilegeModeW == `S_MODE) & STATUS_SIE); // if in lower priv mode, or if S ints enabled and not in higher priv mode 3.1.9
|
|
assign PendingIntsM = MIP_REGW & MIE_REGW;
|
|
assign IntPendingM = |PendingIntsM;
|
|
assign ValidIntsM = {12{MIntGlobalEnM}} & PendingIntsM & ~MIDELEG_REGW | {12{SIntGlobalEnM}} & PendingIntsM & MIDELEG_REGW;
|
|
assign InterruptM = (|ValidIntsM) && InstrValidM && ~(CommittedM); // *** RT. CommittedM is a temporary hack to prevent integer division from having an interrupt during divide.
|
|
|
|
///////////////////////////////////////////
|
|
// Trigger Traps and RET
|
|
// According to RISC-V Spec Section 1.6, exceptions are caused by instructions. Interrupts are external asynchronous.
|
|
// Traps are the union of exceptions and interrupts.
|
|
///////////////////////////////////////////
|
|
assign ExceptionM = InstrMisalignedFaultM | InstrAccessFaultM | IllegalInstrFaultM |
|
|
LoadMisalignedFaultM | StoreAmoMisalignedFaultM |
|
|
InstrPageFaultM | LoadPageFaultM | StoreAmoPageFaultM |
|
|
BreakpointFaultM | EcallFaultM |
|
|
LoadAccessFaultM | StoreAmoAccessFaultM;
|
|
assign TrapM = ExceptionM | InterruptM;
|
|
assign RetM = mretM | sretM;
|
|
|
|
///////////////////////////////////////////
|
|
// Cause priority defined in table 3.7 of 20190608 privileged spec
|
|
// Exceptions are of lower priority than all interrupts (3.1.9)
|
|
///////////////////////////////////////////
|
|
always_comb
|
|
if (reset) CauseM = 0; // hard reset 3.3
|
|
else if (ValidIntsM[11]) CauseM = (1 << (`XLEN-1)) + 11; // Machine External Int
|
|
else if (ValidIntsM[3]) CauseM = (1 << (`XLEN-1)) + 3; // Machine Sw Int
|
|
else if (ValidIntsM[7]) CauseM = (1 << (`XLEN-1)) + 7; // Machine Timer Int
|
|
else if (ValidIntsM[9]) CauseM = (1 << (`XLEN-1)) + 9; // Supervisor External Int
|
|
else if (ValidIntsM[1]) CauseM = (1 << (`XLEN-1)) + 1; // Supervisor Sw Int
|
|
else if (ValidIntsM[5]) CauseM = (1 << (`XLEN-1)) + 5; // Supervisor Timer Int
|
|
else if (InstrPageFaultM) CauseM = 12;
|
|
else if (InstrAccessFaultM) CauseM = 1;
|
|
else if (IllegalInstrFaultM) CauseM = 2;
|
|
else if (InstrMisalignedFaultM) CauseM = 0;
|
|
else if (BreakpointFaultM) CauseM = 3;
|
|
else if (EcallFaultM) CauseM = {{(`XLEN-4){1'b0}}, {2'b10}, PrivilegeModeW};
|
|
else if (LoadMisalignedFaultM) CauseM = 4;
|
|
else if (StoreAmoMisalignedFaultM) CauseM = 6;
|
|
else if (LoadPageFaultM) CauseM = 13;
|
|
else if (StoreAmoPageFaultM) CauseM = 15;
|
|
else if (LoadAccessFaultM) CauseM = 5;
|
|
else if (StoreAmoAccessFaultM) CauseM = 7;
|
|
else CauseM = 0;
|
|
endmodule
|