mirror of
https://github.com/openhwgroup/cvw
synced 2025-02-11 06:05:49 +00:00
65 lines
2.7 KiB
Systemverilog
65 lines
2.7 KiB
Systemverilog
///////////////////////////////////////////
|
|
// imem.sv
|
|
//
|
|
// Written: David_Harris@hmc.edu 9 January 2021
|
|
// Modified:
|
|
//
|
|
// Purpose:
|
|
//
|
|
// A component of the Wally configurable RISC-V project.
|
|
//
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
//
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
// is furnished to do so, subject to the following conditions:
|
|
//
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
//
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
///////////////////////////////////////////
|
|
|
|
`include "wally-config.vh"
|
|
|
|
module imem (
|
|
input logic [`XLEN-1:1] AdrF,
|
|
output logic [31:0] InstrF,
|
|
output logic [15:0] rd2, // bogus, delete when real multicycle fetch works
|
|
output logic InstrAccessFaultF);
|
|
|
|
/* verilator lint_off UNDRIVEN */
|
|
logic [`XLEN-1:0] RAM[0:65535];
|
|
/* verilator lint_on UNDRIVEN */
|
|
logic [15:0] adrbits;
|
|
logic [`XLEN-1:0] rd;
|
|
// logic [15:0] rd2;
|
|
|
|
generate
|
|
if (`XLEN==32) assign adrbits = AdrF[17:2];
|
|
else assign adrbits = AdrF[18:3];
|
|
endgenerate
|
|
|
|
assign #2 rd = RAM[adrbits]; // word aligned
|
|
|
|
// hack right now for unaligned 32-bit instructions
|
|
// eventually this will need to cause a stall like a cache miss
|
|
// when the instruction wraps around a cache line
|
|
// could be optimized to only stall when the instruction wrapping is 32 bits
|
|
assign #2 rd2 = RAM[adrbits+1][15:0];
|
|
generate
|
|
if (`XLEN==32) begin
|
|
assign InstrF = AdrF[1] ? {rd2[15:0], rd[31:16]} : rd;
|
|
assign InstrAccessFaultF = ~&(({AdrF,0} ~^ `TIMBASE) | `TIMRANGE);
|
|
end else begin
|
|
assign InstrF = AdrF[2] ? (AdrF[1] ? {rd2[15:0], rd[63:48]} : rd[63:32])
|
|
: (AdrF[1] ? rd[47:16] : rd[31:0]);
|
|
assign InstrAccessFaultF = |AdrF[`XLEN-1:32] | ~&({AdrF[31:1],1'b0} ~^ `TIMBASE | `TIMRANGE);
|
|
end
|
|
endgenerate
|
|
endmodule
|
|
|