mirror of
https://github.com/openhwgroup/cvw
synced 2025-02-11 06:05:49 +00:00
Created the basic synthesizable wally tracer for fpga.
This commit is contained in:
parent
d5bbb5ea27
commit
cacbcb6fcf
72
src/wally/rvvisynth.sv
Normal file
72
src/wally/rvvisynth.sv
Normal file
@ -0,0 +1,72 @@
|
|||||||
|
///////////////////////////////////////////
|
||||||
|
// rvvisynth.sv
|
||||||
|
//
|
||||||
|
// Written: Rose Thompson ross1728@gmail.com
|
||||||
|
// Created: 23 January 2024
|
||||||
|
// Modified: 23 January 2024
|
||||||
|
//
|
||||||
|
// Purpose: Synthesizable rvvi bridge from Wally to generic compressed format.
|
||||||
|
//
|
||||||
|
// Documentation:
|
||||||
|
//
|
||||||
|
// A component of the CORE-V-WALLY configurable RISC-V project.
|
||||||
|
//
|
||||||
|
// Copyright (C) 2021-23 Harvey Mudd College & Oklahoma State University
|
||||||
|
//
|
||||||
|
// SPDX-License-Identifier: Apache-2.0 WITH SHL-2.1
|
||||||
|
//
|
||||||
|
// Licensed under the Solderpad Hardware License v 2.1 (the “License”); you may not use this file
|
||||||
|
// except in compliance with the License, or, at your option, the Apache License version 2.0. You
|
||||||
|
// may obtain a copy of the License at
|
||||||
|
//
|
||||||
|
// https://solderpad.org/licenses/SHL-2.1/
|
||||||
|
//
|
||||||
|
// Unless required by applicable law or agreed to in writing, any work distributed under the
|
||||||
|
// License is distributed on an “AS IS” BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND,
|
||||||
|
// either express or implied. See the License for the specific language governing permissions
|
||||||
|
// and limitations under the License.
|
||||||
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
||||||
|
|
||||||
|
module rvvisynth import cvw::*; #(parameter cvw_t P,
|
||||||
|
parameter integer MAX_CSR)(
|
||||||
|
input logic clk, reset,
|
||||||
|
output logic valid,
|
||||||
|
output logic [163+P.XLEN-1:0] Requied,
|
||||||
|
output logic [12+2*P.XLEN-1:0] Registers,
|
||||||
|
output logic [12+MAX_CSR*(P.XLEN+12)-1:0] CSRs
|
||||||
|
);
|
||||||
|
|
||||||
|
logic [P.XLEN-1:0] PCM, PCW;
|
||||||
|
logic StallW, FlushW;
|
||||||
|
logic InstrValidM, InstrValidW;
|
||||||
|
logic [31:0] InstrRawD, InstrRawE, InstrRawM, InstrRawW;
|
||||||
|
logic [63:0] Mcycle, Minstret;
|
||||||
|
logic TrapM, TrapW;
|
||||||
|
logic [1:0] PrivilegeModeW;
|
||||||
|
|
||||||
|
// get signals from the core.
|
||||||
|
assign StallW = testbench.dut.core.StallW;
|
||||||
|
assign FlushW = testbench.dut.core.FlushW;
|
||||||
|
assign InstrValidM = testbench.dut.core.ieu.InstrValidM;
|
||||||
|
assign InstrRawD = testbench.dut.core.ifu.InstrRawD;
|
||||||
|
assign PCM = testbench.dut.core.ifu.PCM;
|
||||||
|
assign Mcycle = testbench.dut.core.priv.priv.csr.counters.counters.HPMCOUNTER_REGW[0];
|
||||||
|
assign Minstret = testbench.dut.core.priv.priv.csr.counters.counters.HPMCOUNTER_REGW[2];
|
||||||
|
assign TrapM = testbench.dut.core.TrapM;
|
||||||
|
assign PrivilegeModeW = testbench.dut.core.priv.priv.privmode.PrivilegeModeW;
|
||||||
|
|
||||||
|
// start out easy and just populate Required
|
||||||
|
// PC, inst, mcycle, minstret, trap, mode
|
||||||
|
|
||||||
|
flopenrc #(1) InstrValidMReg (clk, reset, FlushW, ~StallW, InstrValidM, InstrValidW);
|
||||||
|
flopenrc #(P.XLEN) PCWReg (clk, reset, FlushW, ~StallW, PCM, PCW);
|
||||||
|
flopenrc #(32) InstrRawEReg (clk, reset, FlushE, ~StallE, InstrRawD, InstrRawE);
|
||||||
|
flopenrc #(32) InstrRawMReg (clk, reset, FlushM, ~StallM, InstrRawE, InstrRawM);
|
||||||
|
flopenrc #(32) InstrRawWReg (clk, reset, FlushW, ~StallW, InstrRawM, InstrRawW);
|
||||||
|
flopenrc #(1) TrapWReg (clk, reset, 1'b0, ~StallW, TrapM, TrapW);
|
||||||
|
|
||||||
|
assign valid = InstrValidW & ~StallW;
|
||||||
|
assign Required = {PrivilegeModeW, TrapW, Minstret, Mcycle, InstrRawW, PCW};
|
||||||
|
|
||||||
|
endmodule
|
||||||
|
|
Loading…
Reference in New Issue
Block a user