added a delay to sel signals

This commit is contained in:
bbracker 2021-03-05 15:07:34 -05:00
parent a1223ee13b
commit 612f7a9ee4

View File

@ -140,17 +140,15 @@ module uncore (
HSELUARTD); HSELUARTD);
// Synchronized Address Decoder (figure 4-2 in spec) // Address Decoder Delay (figure 4-2 in spec)
always_ff @(posedge HCLK) begin flopr #(1) hseltimreg(HCLK, ~HRESETn, HSELTim, HSELTimD);
HSELTimD <= HSELTim; flopr #(1) hselclintreg(HCLK, ~HRESETn, HSELCLINT, HSELCLINTD);
HSELCLINTD <= HSELCLINT;
`ifdef GPIOBASE `ifdef GPIOBASE
HSELGPIOD <= HSELGPIO; flopr #(1) hselgpioreg(HCLK, ~HRESETn, HSELGPIO, HSELGPIOD);
`endif `endif
HSELUARTD <= HSELUART; flopr #(1) hseluartreg(HCLK, ~HRESETn, HSELUART, HSELUARTD);
`ifdef BOOTTIMBASE `ifdef BOOTTIMBASE
HSELBootTimD <= HSELBootTim; flopr #(1) hselboottimreg(HCLK, ~HRESETn, HSELBootTim, HSELBootTimD);
`endif `endif
end
endmodule endmodule