From 42af10dabf2d36d1e29bd7b2b6b5f56992a134f9 Mon Sep 17 00:00:00 2001 From: James Stine Date: Sun, 9 Jun 2024 10:43:43 -0500 Subject: [PATCH] minor fix of DSCR naming comment --- src/ieu/ieu.sv | 33 ++++++++++++++++----------------- src/ifu/ifu.sv | 2 +- src/lsu/lsu.sv | 2 +- 3 files changed, 18 insertions(+), 19 deletions(-) diff --git a/src/ieu/ieu.sv b/src/ieu/ieu.sv index dd5bedcd6..6de57f56d 100644 --- a/src/ieu/ieu.sv +++ b/src/ieu/ieu.sv @@ -72,13 +72,13 @@ module ieu import cvw::*; #(parameter cvw_t P) ( output logic [4:0] RdW, // Destination register input logic [P.XLEN-1:0] ReadDataW, // LSU's read data // Hazard unit signals - input logic StallD, StallE, StallM, StallW, // Stall signals from hazard unit - input logic FlushD, FlushE, FlushM, FlushW, // Flush signals - output logic StructuralStallD, // IEU detects structural hazard in Decode stage - output logic LoadStallD, // Structural stalls for load, sent to performance counters - output logic StoreStallD, // load after store hazard - output logic CSRReadM, CSRWriteM, PrivilegedM,// CSR read, CSR write, is privileged instruction - output logic CSRWriteFenceM, // CSR write or fence instruction needs to flush subsequent instructions + input logic StallD, StallE, StallM, StallW, // Stall signals from hazard unit + input logic FlushD, FlushE, FlushM, FlushW, // Flush signals + output logic StructuralStallD, // IEU detects structural hazard in Decode stage + output logic LoadStallD, // Structural stalls for load, sent to performance counters + output logic StoreStallD, // load after store hazard + output logic CSRReadM, CSRWriteM, PrivilegedM, // CSR read, CSR write, is privileged instruction + output logic CSRWriteFenceM, // CSR write or fence instruction needs to flush subsequent instructions // Debug scan chain input logic DebugScanEn, input logic DebugScanIn, @@ -111,17 +111,16 @@ module ieu import cvw::*; #(parameter cvw_t P) ( // Forwarding signals logic [4:0] Rs1D, Rs2D; - logic [4:0] Rs2E; // Source registers - logic [1:0] ForwardAE, ForwardBE; // Select signals for forwarding multiplexers - logic RegWriteM, RegWriteW; // Register will be written in Memory, Writeback stages - logic MemReadE, CSRReadE; // Load, CSRRead instruction - logic BranchSignedE; // Branch does signed comparison on operands - logic MDUE; // Multiply/divide instruction - logic BMUActiveE; // Bit manipulation instruction being executed - logic [1:0] CZeroE; // {czero.nez, czero.eqz} instructions active + logic [4:0] Rs2E; // Source registers + logic [1:0] ForwardAE, ForwardBE; // Select signals for forwarding multiplexers + logic RegWriteM, RegWriteW; // Register will be written in Memory, Writeback stages + logic MemReadE, CSRReadE; // Load, CSRRead instruction + logic BranchSignedE; // Branch does signed comparison on operands + logic MDUE; // Multiply/divide instruction + logic BMUActiveE; // Bit manipulation instruction being executed + logic [1:0] CZeroE; // {czero.nez, czero.eqz} instructions active - // Debug Control and Status (debug spec) - logic DSCR; + logic DSCR; // Debug Scan Chain Register controller #(P) c( .clk, .reset, .StallD, .FlushD, .InstrD, .STATUS_FS, .ENVCFG_CBE, .ImmSrcD, diff --git a/src/ifu/ifu.sv b/src/ifu/ifu.sv index e10658628..637fa231d 100644 --- a/src/ifu/ifu.sv +++ b/src/ifu/ifu.sv @@ -145,7 +145,7 @@ module ifu import cvw::*; #(parameter cvw_t P) ( logic [LINELEN-1:0] FetchBuffer; logic [31:0] ShiftUncachedInstr; // Debug scan chain - logic DSCR; + logic DSCR; // Debug Scan Chain Register assign PCFExt = {2'b00, PCSpillF}; diff --git a/src/lsu/lsu.sv b/src/lsu/lsu.sv index e00e75cad..cdd4c1ed6 100644 --- a/src/lsu/lsu.sv +++ b/src/lsu/lsu.sv @@ -161,7 +161,7 @@ module lsu import cvw::*; #(parameter cvw_t P) ( logic LSULoadPageFaultM; logic LSUStoreAmoPageFaultM; - logic DSCR; // Debug Control and Status + logic DSCR; // Debug Scan Chain Register (DSCR) ///////////////////////////////////////////////////////////////////////////////////////////// // Pipeline for IEUAdr E to M