mirror of
				https://github.com/openhwgroup/cvw
				synced 2025-02-11 06:05:49 +00:00 
			
		
		
		
	Fix typo from last commit
This commit is contained in:
		
							parent
							
								
									9f44eb36ef
								
							
						
					
					
						commit
						1e691e120b
					
				@ -74,7 +74,7 @@ module testbench();
 | 
				
			|||||||
      memfilename = tests[0];
 | 
					      memfilename = tests[0];
 | 
				
			||||||
      $readmemh(memfilename, dut.imem.RAM);
 | 
					      $readmemh(memfilename, dut.imem.RAM);
 | 
				
			||||||
      $readmemh(memfilename, dut.uncore.dtim.RAM);
 | 
					      $readmemh(memfilename, dut.uncore.dtim.RAM);
 | 
				
			||||||
      for(j=26843770; j < 268566528; j = j+1)
 | 
					      for(j=268437702; j < 268566528; j = j+1)
 | 
				
			||||||
        dut.uncore.dtim.RAM[j] = 64'b0;
 | 
					        dut.uncore.dtim.RAM[j] = 64'b0;
 | 
				
			||||||
//      ProgramAddrMapFile = "../../imperas-riscv-tests/riscv-ovpsim-plus/examples/CoreMark/coremark.RV64IM.bare.elf.objdump.addr";
 | 
					//      ProgramAddrMapFile = "../../imperas-riscv-tests/riscv-ovpsim-plus/examples/CoreMark/coremark.RV64IM.bare.elf.objdump.addr";
 | 
				
			||||||
//      ProgramAddrMapFile = "../../imperas-riscv-tests/riscv-ovpsim-plus/examples/CoreMark/coremark.RV64IM.bare.elf.objdump.lab";
 | 
					//      ProgramAddrMapFile = "../../imperas-riscv-tests/riscv-ovpsim-plus/examples/CoreMark/coremark.RV64IM.bare.elf.objdump.lab";
 | 
				
			||||||
 | 
				
			|||||||
		Loading…
	
		Reference in New Issue
	
	Block a user