diff --git a/wally-pipelined/testbench/testbench-coremark_bare.sv b/wally-pipelined/testbench/testbench-coremark_bare.sv index 06ca47b07..5d5b0cc60 100644 --- a/wally-pipelined/testbench/testbench-coremark_bare.sv +++ b/wally-pipelined/testbench/testbench-coremark_bare.sv @@ -72,7 +72,29 @@ module testbench(); assign HREADYEXT = 1; assign HRESPEXT = 0; assign HRDATAEXT = 0; - wallypipelinedsoc dut(.*); + wallypipelinedsoc dut(.clk, .reset_ext, + .HRDATAEXT, + .HREADYEXT, .HRESPEXT, + .HSELEXT, + .HCLK, .HRESETn, + .HADDR, + .HWDATA, + .HWRITE, + .HSIZE, + .HBURST, + .HPROT, + .HTRANS, + .HMASTLOCK, + .HREADY, + .GPIOPinsIn, + .GPIOPinsOut, .GPIOPinsEn, + .UARTSin, + .UARTSout, + .SDCCmdIn, + .SDCCmdOut, + .SDCCmdOE, + .SDCDatIn, + .SDCCLK); logic [31:0] InstrW; flopenr #(32) InstrWReg(clk, reset, ~dut.hart.ieu.dp.StallW, dut.hart.ifu.InstrM, InstrW);