2021-04-08 07:24:10 +00:00
|
|
|
///////////////////////////////////////////
|
2021-06-07 22:54:05 +00:00
|
|
|
// tlbram.sv
|
2021-04-08 07:24:10 +00:00
|
|
|
//
|
|
|
|
// Written: jtorrey@hmc.edu & tfleming@hmc.edu 16 February 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Stores page table entries of cached address translations.
|
|
|
|
// Outputs the physical page number and access bits of the current
|
|
|
|
// virtual address on a TLB hit.
|
|
|
|
//
|
|
|
|
// A component of the Wally configurable RISC-V project.
|
|
|
|
//
|
|
|
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
|
|
|
//
|
|
|
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
|
|
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
|
|
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
|
|
|
// is furnished to do so, subject to the following conditions:
|
|
|
|
//
|
|
|
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
|
|
|
//
|
|
|
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
|
|
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
|
|
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
///////////////////////////////////////////
|
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
2021-06-08 17:39:32 +00:00
|
|
|
module tlbram #(parameter ENTRY_BITS = 3) (
|
|
|
|
input logic clk, reset,
|
|
|
|
input logic [ENTRY_BITS-1:0] VPNIndex, // Index to read from
|
|
|
|
// input logic [ENTRY_BITS-1:0] WriteIndex, // *** unused?
|
|
|
|
input logic [`XLEN-1:0] PTEWriteVal,
|
|
|
|
input logic TLBWrite,
|
|
|
|
input logic [2**ENTRY_BITS-1:0] WriteLines,
|
2021-04-08 07:24:10 +00:00
|
|
|
|
2021-06-07 23:23:30 +00:00
|
|
|
output logic [`PPN_BITS-1:0] PhysicalPageNumber,
|
|
|
|
output logic [7:0] PTEAccessBits
|
2021-04-08 07:24:10 +00:00
|
|
|
);
|
|
|
|
|
|
|
|
localparam NENTRIES = 2**ENTRY_BITS;
|
|
|
|
|
2021-06-21 05:17:08 +00:00
|
|
|
logic [`XLEN-1:0] ram [NENTRIES-1:0];
|
2021-04-08 07:24:10 +00:00
|
|
|
logic [`XLEN-1:0] PageTableEntry;
|
2021-04-22 05:52:43 +00:00
|
|
|
|
|
|
|
// Generate a flop for every entry in the RAM
|
|
|
|
generate
|
|
|
|
genvar i;
|
2021-06-08 17:39:32 +00:00
|
|
|
for (i = 0; i < NENTRIES; i++) begin: tlb_ram_flops
|
|
|
|
flopenr #(`XLEN) pteflop(clk, reset, WriteLines[i] & TLBWrite,
|
|
|
|
PTEWriteVal, ram[i]);
|
2021-04-22 05:52:43 +00:00
|
|
|
end
|
|
|
|
endgenerate
|
2021-04-08 07:24:10 +00:00
|
|
|
|
|
|
|
assign PageTableEntry = ram[VPNIndex];
|
|
|
|
assign PTEAccessBits = PageTableEntry[7:0];
|
|
|
|
assign PhysicalPageNumber = PageTableEntry[`PPN_BITS+9:10];
|
|
|
|
|
2021-04-13 16:27:12 +00:00
|
|
|
endmodule
|