2021-04-17 03:27:29 +00:00
//////////////////////////////////////////
2021-06-18 01:36:32 +00:00
// wally-config.vh
2021-04-17 03:27:29 +00:00
//
// Written: David_Harris@hmc.edu 4 January 2021
// Modified:
//
// Purpose: Specify which features are configured
// Macros to determine which modes are supported based on MISA
//
// A component of the Wally configurable RISC-V project.
//
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
//
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
// is furnished to do so, subject to the following conditions:
//
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
//
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
///////////////////////////////////////////
2021-06-07 16:37:46 +00:00
// include shared configuration
`include "wally-shared.vh"
2021-04-17 18:44:32 +00:00
`define BUILDROOT 1
`define BUSYBEAR 0
2021-06-07 13:46:52 +00:00
`define LINUX_FIX_READ {'h10000005}
2021-06-19 02:28:07 +00:00
`define LINUX_TEST_VECTORS "../linux-testgen/linux-testvectors/"
2021-04-17 03:27:29 +00:00
// RV32 or RV64: XLEN = 32 or 64
`define XLEN 64
`define MISA (32'h0014112D)
`define ZCSR_SUPPORTED 1
`define ZCOUNTERS_SUPPORTED 1
2021-06-10 01:03:03 +00:00
`define COUNTERS 32
2021-04-17 03:27:29 +00:00
// Microarchitectural Features
`define UARCH_PIPELINED 1
`define UARCH_SUPERSCALR 0
`define UARCH_SINGLECYCLE 0
`define MEM_DCACHE 0
`define MEM_DTIM 1
`define MEM_ICACHE 0
2021-07-06 00:35:31 +00:00
`define MEM_VIRTMEM 1
2021-04-17 03:27:29 +00:00
`define VECTORED_INTERRUPTS_SUPPORTED 1 // Domenico Ottolia 4/15: Support for vectored interrupts in _tvec csrs. Just implemented in src/privileged/trap.sv around line 75. Pretty sure this should be 1.
2021-07-04 21:52:00 +00:00
`define ITLB_ENTRIES 32
`define DTLB_ENTRIES 32
2021-06-04 15:59:14 +00:00
2021-06-10 13:59:26 +00:00
// Legal number of PMP entries are 0, 16, or 64
`define PMP_ENTRIES 16
2021-04-17 03:27:29 +00:00
// Address space
`define RESET_VECTOR 64'h0000000000001000
// Peripheral Addresses
// Peripheral memory space extends from BASE to BASE+RANGE
// Range should be a thermometer code with 0's in the upper bits and 1s in the lower bits
2021-06-18 12:05:50 +00:00
`define BOOTTIM_SUPPORTED 1'b1
2021-07-04 14:51:56 +00:00
`define BOOTTIM_BASE 56'h00001000
2021-07-04 05:19:38 +00:00
`define BOOTTIM_RANGE 56'h00000FFF
2021-06-18 12:05:50 +00:00
`define TIM_SUPPORTED 1'b1
2021-07-02 16:52:26 +00:00
`define TIM_BASE 56'h80000000
`define TIM_RANGE 56'h07FFFFFF
2021-06-18 12:05:50 +00:00
`define CLINT_SUPPORTED 1'b1
2021-07-02 16:52:26 +00:00
`define CLINT_BASE 56'h02000000
`define CLINT_RANGE 56'h0000FFFF
2021-06-18 12:05:50 +00:00
`define GPIO_SUPPORTED 1'b1
2021-07-02 16:52:26 +00:00
`define GPIO_BASE 56'h10012000
`define GPIO_RANGE 56'h000000FF
2021-06-18 12:05:50 +00:00
`define UART_SUPPORTED 1'b1
2021-07-02 16:52:26 +00:00
`define UART_BASE 56'h10000000
`define UART_RANGE 56'h00000007
2021-06-18 12:05:50 +00:00
`define PLIC_SUPPORTED 1'b1
2021-07-02 16:52:26 +00:00
`define PLIC_BASE 56'h0C000000
`define PLIC_RANGE 56'h03FFFFFF
2021-06-18 01:36:32 +00:00
2021-04-17 03:27:29 +00:00
// Bus Interface width
`define AHBW 64
// Test modes
// Tie GPIO outputs back to inputs
`define GPIO_LOOPBACK_TEST 0
// Hardware configuration
`define UART_PRESCALE 1
// Interrupt configuration
`define PLIC_NUM_SRC 53
`define PLIC_UART_ID 4
`define TWO_BIT_PRELOAD "../config/busybear/twoBitPredictor.txt"
`define BTB_PRELOAD "../config/busybear/BTBPredictor.txt"
2021-04-26 19:27:42 +00:00
`define BPRED_ENABLED 1
`define BPTYPE "BPGSHARE" // BPLOCALPAg or BPGLOBAL or BPTWOBIT or BPGSHARE
`define TESTSBP 0