mirror of
https://github.com/openhwgroup/cvw
synced 2025-02-03 02:05:21 +00:00
122 lines
5.1 KiB
Systemverilog
122 lines
5.1 KiB
Systemverilog
|
///////////////////////////////////////////
|
||
|
// csri.sv
|
||
|
//
|
||
|
// Written: David_Harris@hmc.edu 9 January 2021
|
||
|
// Modified:
|
||
|
//
|
||
|
// Purpose: Interrupt Control & Status Registers (IP, EI)
|
||
|
// See RISC-V Privileged Mode Specification 20190608 & 20210108 draft
|
||
|
//
|
||
|
// A component of the Wally configurable RISC-V project.
|
||
|
//
|
||
|
// Copyright (C) 2021 Harvey Mudd College & Oklahoma State University
|
||
|
//
|
||
|
// Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation
|
||
|
// files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy,
|
||
|
// modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software
|
||
|
// is furnished to do so, subject to the following conditions:
|
||
|
//
|
||
|
// The above copyright notice and this permission notice shall be included in all copies or substantial portions of the Software.
|
||
|
//
|
||
|
// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
||
|
// OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
||
|
// BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT
|
||
|
// OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||
|
///////////////////////////////////////////
|
||
|
|
||
|
`include "wally-macros.sv"
|
||
|
|
||
|
module csri #(parameter XLEN=64, MISA=0,
|
||
|
// Machine CSRs
|
||
|
MIE = 12'h304,
|
||
|
MIP = 12'h344,
|
||
|
SIE = 12'h104,
|
||
|
SIP = 12'h144) (
|
||
|
input logic clk, reset,
|
||
|
input logic CSRMWriteM, CSRSWriteM,
|
||
|
input logic [11:0] CSRAdrM,
|
||
|
input logic ExtIntM, TimerIntM, SwIntM,
|
||
|
input logic [XLEN-1:0] MIDELEG_REGW,
|
||
|
output logic [11:0] MIP_REGW, MIE_REGW, SIP_REGW, SIE_REGW,
|
||
|
input logic [XLEN-1:0] CSRWriteValM
|
||
|
);
|
||
|
|
||
|
logic [11:0] IntInM, IP_REGW, IE_REGW;
|
||
|
logic [11:0] MIP_WRITE_MASK, SIP_WRITE_MASK;
|
||
|
logic WriteMIPM, WriteMIEM, WriteSIPM, WriteSIEM;
|
||
|
logic [XLEN-1:0] zero = 0;
|
||
|
|
||
|
// Determine which interrupts need to be set
|
||
|
// assumes no N-mode user interrupts
|
||
|
|
||
|
always_comb begin
|
||
|
IntInM = 0;
|
||
|
IntInM[11] = ExtIntM & ~MIDELEG_REGW[9]; // MEIP
|
||
|
IntInM[9] = ExtIntM & MIDELEG_REGW[9]; // SEIP
|
||
|
IntInM[7] = TimerIntM & ~MIDELEG_REGW[5]; // MTIP
|
||
|
IntInM[5] = TimerIntM & MIDELEG_REGW[5]; // STIP
|
||
|
IntInM[3] = SwIntM & ~MIDELEG_REGW[1]; // MSIP
|
||
|
IntInM[1] = SwIntM & MIDELEG_REGW[1]; // SSIP
|
||
|
end
|
||
|
|
||
|
// Interrupt Write Enables
|
||
|
assign WriteMIPM = CSRMWriteM && (CSRAdrM == MIP);
|
||
|
assign WriteMIEM = CSRMWriteM && (CSRAdrM == MIE);
|
||
|
assign WriteSIPM = CSRSWriteM && (CSRAdrM == SIP);
|
||
|
assign WriteSIEM = CSRSWriteM && (CSRAdrM == SIE);
|
||
|
|
||
|
// Interrupt Pending and Enable Registers
|
||
|
// MEIP, MTIP, MSIP are read-only
|
||
|
// SEIP, STIP, SSIP is writable in MIP if S mode exists
|
||
|
// SSIP is writable in SIP if S mode exists
|
||
|
generate
|
||
|
if (`S_SUPPORTED) begin
|
||
|
assign MIP_WRITE_MASK = 12'h222; // SEIP, STIP, SSIP are writable in MIP (20210108-draft 3.1.9)
|
||
|
assign SIP_WRITE_MASK = 12'h002; // SSIP is writable in SIP (privileged 20210108-draft 4.1.3)
|
||
|
end else begin
|
||
|
assign MIP_WRITE_MASK = 12'h000;
|
||
|
assign SIP_WRITE_MASK = 12'h000;
|
||
|
end
|
||
|
always @(posedge clk, posedge reset) begin
|
||
|
if (reset) IP_REGW = zero;
|
||
|
else if (WriteMIPM) IP_REGW = (CSRWriteValM & MIP_WRITE_MASK) | IntInM; // MTIP unclearable
|
||
|
else if (WriteSIPM) IP_REGW = (CSRWriteValM & SIP_WRITE_MASK) | IntInM; // MTIP unclearable
|
||
|
// else if (WriteUIPM) IP_REGW = (CSRWriteValM & 12'hBBB) | (NextIPM & 12'h080); // MTIP unclearable
|
||
|
else IP_REGW = IP_REGW | IntInM; // *** check this turns off interrupts properly even when MIDELEG changes
|
||
|
end
|
||
|
always @(posedge clk, posedge reset) begin
|
||
|
if (reset) IE_REGW = zero;
|
||
|
else if (WriteMIEM) IE_REGW = (CSRWriteValM & 12'hAAA); // MIE controls M and S fields
|
||
|
else if (WriteSIEM) IE_REGW = (CSRWriteValM & 12'h222) | (IE_REGW & 12'h888); // only S fields
|
||
|
// else if (WriteUIEM) IE_REGW = (CSRWriteValM & 12'h111) | (IE_REGW & 12'hAAA); // only U field
|
||
|
end
|
||
|
endgenerate
|
||
|
|
||
|
// restricted views of registers
|
||
|
generate
|
||
|
always_comb begin
|
||
|
// Machine Mode
|
||
|
MIP_REGW = IP_REGW;
|
||
|
MIE_REGW = IE_REGW;
|
||
|
|
||
|
// Supervisor mode
|
||
|
if (`S_SUPPORTED) begin
|
||
|
SIP_REGW = IP_REGW & MIDELEG_REGW & 'h222; // only delegated interrupts visible
|
||
|
SIE_REGW = IE_REGW & MIDELEG_REGW & 'h222;
|
||
|
end else begin
|
||
|
SIP_REGW = zero;
|
||
|
SIE_REGW = zero;
|
||
|
end
|
||
|
|
||
|
// User Modes iterrupts depricated
|
||
|
/*if (`U_SUPPORTED & `N_SUPPORTED) begin
|
||
|
UIP_REGW = IP_REGW & MIDELEG_REGW & SIDELEG_REGW & 'h111; // only delegated interrupts visible
|
||
|
UIE_REGW = IE_REGW & MIDELEG_REGW & SIDELEG_REGW & 'h111; // only delegated interrupts visible
|
||
|
end else begin
|
||
|
UIP_REGW = zero;
|
||
|
UIE_REGW = zero;
|
||
|
end */
|
||
|
end
|
||
|
endgenerate
|
||
|
endmodule
|