2021-07-02 16:53:05 +00:00
|
|
|
///////////////////////////////////////////
|
2022-09-20 10:57:57 +00:00
|
|
|
// fhazard.sv
|
2021-07-02 16:53:05 +00:00
|
|
|
//
|
|
|
|
// Written: me@KatherineParry.com 19 May 2021
|
|
|
|
// Modified:
|
|
|
|
//
|
|
|
|
// Purpose: Determine forwarding, stalls and flushes for the FPU
|
|
|
|
//
|
2023-01-11 23:15:08 +00:00
|
|
|
// A component of the CORE-V-WALLY configurable RISC-V project.
|
2021-07-02 16:53:05 +00:00
|
|
|
//
|
2023-01-10 19:35:20 +00:00
|
|
|
// Copyright (C) 2021-23 Harvey Mudd College & Oklahoma State University
|
2021-07-02 16:53:05 +00:00
|
|
|
//
|
2023-01-10 19:35:20 +00:00
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH SHL-2.1
|
2021-07-02 16:53:05 +00:00
|
|
|
//
|
2023-01-10 19:35:20 +00:00
|
|
|
// Licensed under the Solderpad Hardware License v 2.1 (the “License”); you may not use this file
|
|
|
|
// except in compliance with the License, or, at your option, the Apache License version 2.0. You
|
|
|
|
// may obtain a copy of the License at
|
2021-07-02 16:53:05 +00:00
|
|
|
//
|
2023-01-10 19:35:20 +00:00
|
|
|
// https://solderpad.org/licenses/SHL-2.1/
|
|
|
|
//
|
|
|
|
// Unless required by applicable law or agreed to in writing, any work distributed under the
|
|
|
|
// License is distributed on an “AS IS” BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND,
|
|
|
|
// either express or implied. See the License for the specific language governing permissions
|
|
|
|
// and limitations under the License.
|
2022-01-07 12:58:40 +00:00
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////
|
2021-07-02 16:53:05 +00:00
|
|
|
|
|
|
|
`include "wally-config.vh"
|
|
|
|
|
|
|
|
module fhazard(
|
2022-12-23 18:47:18 +00:00
|
|
|
input logic [4:0] Adr1D, Adr2D, Adr3D, // read data adresses
|
2022-07-20 02:27:39 +00:00
|
|
|
input logic [4:0] Adr1E, Adr2E, Adr3E, // read data adresses
|
2022-12-23 18:47:18 +00:00
|
|
|
input logic FRegWriteE, FRegWriteM, FRegWriteW, // is the fp register being written to
|
|
|
|
input logic [4:0] RdE, RdM, RdW, // the adress being written to
|
2022-07-20 02:27:39 +00:00
|
|
|
input logic [1:0] FResSelM, // the result being selected
|
2022-12-23 18:47:18 +00:00
|
|
|
input logic XEnD, YEnD, ZEnD,
|
2022-12-19 15:28:45 +00:00
|
|
|
output logic FPUStallD, // stall the decode stage
|
2022-07-20 02:27:39 +00:00
|
|
|
output logic [1:0] ForwardXE, ForwardYE, ForwardZE // select a forwarded value
|
2021-07-02 16:53:05 +00:00
|
|
|
);
|
|
|
|
|
2022-12-23 18:47:18 +00:00
|
|
|
logic MatchDE;
|
2021-07-02 16:53:05 +00:00
|
|
|
|
2022-12-23 18:47:18 +00:00
|
|
|
// Decode-stage instruction source depends on result from execute stage instruction
|
|
|
|
assign MatchDE = ((Adr1D == RdE) & XEnD) | ((Adr2D == RdE) & YEnD) | ((Adr3D == RdE) & ZEnD);
|
|
|
|
assign FPUStallD = MatchDE & FRegWriteE;
|
|
|
|
|
2021-07-02 16:53:05 +00:00
|
|
|
always_comb begin
|
2021-07-24 18:59:57 +00:00
|
|
|
// set defaults
|
2022-07-20 02:27:39 +00:00
|
|
|
ForwardXE = 2'b00; // choose FRD1E
|
|
|
|
ForwardYE = 2'b00; // choose FRD2E
|
|
|
|
ForwardZE = 2'b00; // choose FRD3E
|
2021-07-02 16:53:05 +00:00
|
|
|
|
2021-07-24 18:59:57 +00:00
|
|
|
// if the needed value is in the memory stage - input 1
|
2022-12-23 20:24:20 +00:00
|
|
|
if ((Adr1E == RdM) & FRegWriteM) begin
|
|
|
|
// if the result will be FResM (can be taken from the memory stage)
|
|
|
|
if(FResSelM == 2'b00) ForwardXE = 2'b10; // choose FResM
|
2022-07-21 01:20:06 +00:00
|
|
|
// if the needed value is in the writeback stage
|
2023-01-11 19:46:36 +00:00
|
|
|
end else if ((Adr1E == RdW) & FRegWriteW) ForwardXE = 2'b01; // choose FResult64W
|
2021-07-24 18:59:57 +00:00
|
|
|
|
2021-07-02 16:53:05 +00:00
|
|
|
|
2021-07-24 18:59:57 +00:00
|
|
|
// if the needed value is in the memory stage - input 2
|
2022-12-23 20:24:20 +00:00
|
|
|
if ((Adr2E == RdM) & FRegWriteM) begin
|
|
|
|
// if the result will be FResM (can be taken from the memory stage)
|
|
|
|
if(FResSelM == 2'b00) ForwardYE = 2'b10; // choose FResM
|
2022-07-21 01:20:06 +00:00
|
|
|
// if the needed value is in the writeback stage
|
2023-01-11 19:46:36 +00:00
|
|
|
end else if ((Adr2E == RdW) & FRegWriteW) ForwardYE = 2'b01; // choose FResult64W
|
2021-07-02 16:53:05 +00:00
|
|
|
|
2021-07-24 18:59:57 +00:00
|
|
|
|
|
|
|
// if the needed value is in the memory stage - input 3
|
2022-12-23 20:24:20 +00:00
|
|
|
if ((Adr3E == RdM) & FRegWriteM) begin
|
|
|
|
// if the result will be FResM (can be taken from the memory stage)
|
|
|
|
if(FResSelM == 2'b00) ForwardZE = 2'b10; // choose FResM
|
2022-07-21 01:20:06 +00:00
|
|
|
// if the needed value is in the writeback stage
|
2023-01-11 19:46:36 +00:00
|
|
|
end else if ((Adr3E == RdW) & FRegWriteW) ForwardZE = 2'b01; // choose FResult64W
|
2021-07-02 16:53:05 +00:00
|
|
|
|
|
|
|
end
|
|
|
|
|
|
|
|
endmodule
|